Loading [MathJax]/extensions/MathZoom.js
A Diagnosable Network-on-Chip for FPGA Verification of Intellectual Properties | IEEE Journals & Magazine | IEEE Xplore

A Diagnosable Network-on-Chip for FPGA Verification of Intellectual Properties


Abstract:

Debug and validation are important steps required to ensure that systems-on-chip satisfies the design specs. This article presents an elegant diagnosis technique integrat...Show More

Abstract:

Debug and validation are important steps required to ensure that systems-on-chip satisfies the design specs. This article presents an elegant diagnosis technique integrated within the network-on-chip infrastructure. The authors demonstrate the proposed technique on an FPGA prototype.
Published in: IEEE Design & Test ( Volume: 36, Issue: 2, April 2019)
Page(s): 81 - 87
Date of Publication: 28 December 2018

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.