## Guest Editors' Introduction: Special Issue on Design and Test of Multidie Packages

Adam Cron Synopsys Mountain View, CA 94043 USA

**Hailong Jiao** Peking University, Beijing, China

IN 2017, IEEE Design& Test published a special issue on "3D-TEST" (referring to both the workshop with that name, as well as the topic), featuring three articles on various test-related issues of the AMD Radeon R9 Fury, a marvel of multidimensional packaging. Since then, the market has lurched tentatively in the same direction. Expectations were high for single-tower many-die stacks, but the realities of power and thermal issues still hold that promise at bay. Slowly, the market has been tackling each obstacle placed in front of it. Once thought to be a mere stepping-stone to true 3D-IC stacking, side-byside stacking onto an interposer has created its own place on the product roadmaps and is here to stay. The word "chiplet" has yet to claim space in the dictionary, but chiplets (dies meant to be stacked as part of a larger chip) are front and center in advanced chip design projects. Placed upon passive or active interposers, these building blocks enable the path to heterogeneous integration: architecting submodules of a package with various technology nodes, and therefore with just the right balance of performance and cost. The debate has shifted to interchiplet communications. HBI+ and OpenHBI,

**Erik Jan Marinissen** IMEC, Leuven, Belgium

ultra-short reach(USR)/extra-short reach (XSR), and the nascent Universal Chiplet Interconnect Express (UCle) interface are battling for the structured highspeed interconnect market. Certainly, memory stacking has won with high bandwidth memory (HBM) stacks seen on several production devices.

But the devil is in the details. Test for manufacturing defects is a largely solved problem, but the word is leaking out slowly. IEEE Std 1838 has delivered on its promise of connecting test infrastructure up and down the stack and across the interposer—defining the hardware necessary to achieve this goal. The article "Applying IEEE Test Standards to Multidie Designs" by McLaurin and Cron brings in a host of other IEEE standards that help a user bridge the automation gap between implementation and integration of tooling and tester.

Many EDA tools on the market today support IEEE Standards to improve flow interoperability as a design moves from the development phase to high-volume manufacturing. In "Affordable and Comprehensive Testing of 3-D Stacked Die Devices" by Côté et al., many facets of automation of multidie packaged products are discussed from an EDA perspective.

Digital Object Identifier 10.1109/MDAT.2022.3192358 Date of current version: 2 September 2022. **WHILE THROUGH-SILICON** via (TSV) manufacturing has advanced to a point where their yield is quite

acceptable, the bonding of dies through microbumps still needs some yield improvement. Yet, testing these connections can only be done postbond. Two articles, "A Global Self-Repair Method for TSV Arrays With Adaptive FNS-CAC Codec," by Wei et al. and "Broadcast-TDMA: A Cost-Effective Fault-Tolerance Method for TSV Lifetime Reliability Enhancement," by Ni et al., present redundant interconnect as a potential yield-enhancing solution.

Adam Cron is a distinguished architect with Synopsys, Mountain View, CA, USA, working with customers worldwide on complex security, DFT, and ATPG issues for SoCs. He is helping to automate the implementation of secure silicon as part of the Defense Advanced Research Projects Agency (DARPA) Automatic Implementation of Secure Silicon (AISS) Program. He is also the Chair of IEEE Std 1838, which standardized 3D-IC test access, the Editor of IEEE Std P1149.4, and an IEEE Golden Core recipient.

**Hailong Jiao** is an associate professor with the Shenzhen Graduate School, Peking University, Beijing, China. His research interests include low-power and variation-resilient very large scale integration (VLSI) circuits and system design. Jiao has a PhD from the Hong Kong University of Science and Technology, Hong Kong.

**Erik Jan Marinissen** is a scientific director with IMEC, Leuven, Belgium, and a visiting researcher with the Eindhoven University of Technology (TU/e), Eindhoven, The Netherlands. Marinissen has a PDEng and an MSc in computing science from TU/e. He is a member of IEEE's Test Technology Standards Committee and served as the Editor-in-Chief of IEEE Std 1500 and as the Founder/Chair (currently Vice Chair) of the IEEE Std 1838 Working Group. He is an IEEE Fellow and a Golden Core Member of the IEEE Computer Society.

Direct questions and comments about this article to Adam Cron, Synopsys, Mountain View, CA 94043 USA; a.cron@ieee.org.