Loading [a11y]/accessibility-menu.js
Hardware Design and Implementation of a Wireless Chaotic Text Encryption Scheme | IEEE Conference Publication | IEEE Xplore

Hardware Design and Implementation of a Wireless Chaotic Text Encryption Scheme


Abstract:

This work proposes a chaotic text encryption scheme implemented in a microcontroller device. Initially, a chaotic 1D map is proposed and studied through its bifurcation d...Show More

Abstract:

This work proposes a chaotic text encryption scheme implemented in a microcontroller device. Initially, a chaotic 1D map is proposed and studied through its bifurcation diagrams and Lyapunov exponent diagram. The map showcases a constant chaotic behavior, which makes it suitable for use in encrytption. Based on this map, a pseudo random bit generator is designed. This generator is then used as a source of deterministic randomness, in order to encrypt a text message, using XOR. The complete scheme is then implemented in two microcontroller devices that can each implement the encryption and decryption procedures. This allows the safe transmission of an information text between the two devices, and can be the basis for further experimentation.
Date of Conference: 05-07 July 2021
Date Added to IEEE Xplore: 27 July 2021
ISBN Information:
Conference Location: Thessaloniki, Greece

Contact IEEE to Subscribe

References

References is not available for this document.