Kosmas Galatsis, Paolo Gargini, Toshiro Hiramoto, Dirk Beernaert, Roger DeKeersmaecker, Joachim Pelka, and Lothar Pfitzner

# Nanoelectronics Research Gaps and Recommendations

A Report from the International Planning Working Group on Nanoelectronics (IPWGN)



anotechnology exploded in scientific publications in the year 2000. It became clear in the

subsequent years that the magnitude and opportunities offered in nanotechnology research and development exceeded the research capabilities of any single entity or any single region, and a new cooperative approach was needed. The first step to this approach consisted of fostering communication among leading researchers with the intent of facilitating subsequent cooperation. As such and as applicable to semiconductors and nanoelectronics, international cooperation and research coordination was instigated via the International Nanotechnology Conference on Communication and Cooperation (INC) initiative, leading the quest to narrow "research to a new product cycle" via a coordinated research strategy and funding initiatives towards solving the grand challenges. The INC conference series first began in 2005 to serve as a central arena for stakeholders to share experiences from various

Digital Object Identifier 10.1109/MTS.2015.2425811 Date of publication: 19 June 2015



regions on electronics-related nanotechnology research program execution and challenges.

## **IPWGN Mission**

Supported by both the International Technology Roadmap for Semiconductors (ITRS) Emerging Research Devices chapter (ITRS/ERD) and the INC, the International Planning Working Group on Nanoelectronics (IPWGN) was established to identify technology research funding and program gaps occurring in regions. The goal was to reduce overlaps and to programmatically improve research program planning. Such information allows for recommendations to adjust and justify resource allocation and to encourage interregional research collaboration, particularly where underfunded opportunities may exist, in order to maximize social and economic benefits derived from the funded research. The technical areas of IPWGN focus are aligned with the ITRS/ERD and ITRS/ERM targeting "extended CMOS" including "beyond CMOS" that includes all new approaches proposed to scale some functional performance for

information processing beyond that attainable by scaled CMOS. Such alternatives are numerous and best documented and catalogued by the ITRS (1), (2) and associated publications (3)-(5). Since the inception of the INC conference series, the IPWGN working group has been chartered to collect information on research programs, identify gaps, and stimulate international collaboration. Understanding the scope, identifying programs and frameworks, and then rendering useful conclusions is the primary task of the IPWGN (6), and as such, in the effort to disseminate this information, this article aims to synthesize the learning, outcomes, and conclusions from IPWGN activities.

### **IPWGN Methodology**

Our first step begins by identifying potential research gaps via composing a framework of comparison and tabulation based on important nanoelectronics research guiding principles. For our task, we have employed the original guiding principles (research vectors) used by ITRS/ERD and adopted by INC and IPWGN in 2010 (6). These include:

- 1) Computational state variables other than electron charge (7).
- 2) Non-equilibrium systems (8).
- 3) Novel energy transfer interactions (9).
- 4) Nanoscale thermal management (10).
- 5) Beyond lithographic manufacturing processes (11).
- 6) Alternative architectures (12).

To complement the focus on a digital switch, we have also included the notion of memory device requirements (and those emerging ideas) (13), more generally termed here as "storage." Furthermore, we have embraced and further refined (14) the concept of More-than-Moore (MtM) as initially proposed by Europe and first introduced in the 2005 ITRS roadmap. The "More-than-Moore" approach allows for the non-digital functionalities (e.g., RF communication, passive, MEMS) to migrate from the system board level into the



**FIGURE 1.** The ITRS illustration showing the relationship of concepts in the evolution of extended CMOS. This graph clarifies the relationship between terminologies such as More than Moore, More Moore, and Beyond CMOS. (Used with permission from ITRS ERD.)

System in Package (SiP) or onto the System on Chip (SoC) (15), (16). Figure 1 presents the relationship between these various concepts.

Based on the IPWGN committee agreement, our technical framework for evaluating the most relevant challenges have been categorized as follows:

- 1) Computation and Storage
  - a) 0D/1D/2D charge based extended CMOS devices (17) (18)
  - b) Computational state variable other than solely electron charge (19)
  - c) Non-equilibrium computation (20)
  - d) Information Transfer (21)
  - e) Thermal Management (22)
  - f) Manufacturing (23)
- g) Architectures (24) (5)
- 2) More-than-Moore (MtM)
  - a) Materials and Devices (14)
  - b) Manufacturing Techniques (25)
  - c) Architecture (26)

Once our technical domain areas were defined, we then nominated regional IPWGN chairs to solicit data inputs. These chairs, along with selected colleagues from government and the private sectors who have their "thumb on the pulse," convened and objectively gauged how research efforts are reflected with respect to our defined technical framework, allowing for interregion data normalization. For adequate granularity, it was decided to select R&D programs with a minimum funding threshold of \$1M. Data was also limited to founding INC regions that were actively engaged in the IPWGN committee. Representation included members from the U.S.A., Europe, and Japan. Analysis from other regions such as Taiwan, China, and South Korea were not included. Absolute funding numbers were not accounted for given that public and government agencies do not publish funding information that corroborate

with our defined research vectors. The outcome of this analysis yields a bar graph analysis that serves the purpose of regional research vector comparison, and further, can be used to provide a subjective global regional comparison (Figures 4-6). Arbitrary units and patterns are used for comparison. As such, information such as underfunded research areas where re-allocations of resources to "close the gap" may be possible. In addition, over time, key questions that could be answered include "Was funding spent well?," "Did funding lead to breakthroughs?" and "Has the grand challenge been overcome?"

## **United States Region**

# Overview of Nanoelectronics Programs in the United States

In the United States, many publicprivate nanoelectronic initiatives are administered by the Semiconductor Research Corporation (SRC) with funding to over 2300 researchers in 2013. The SRC coordinates primary programs such as the STAR-NET (previously known as the Focus Center Research Program (FCRP)). The SRC also administers the Nanoelectronics Research Initiative (NRI) cofounded by SRC industry members, NSF, and NIST. The STARnet program has a broader mission compared to the NRI, in that it aims to create breakthroughs that are critical to U.S. security and economic competitiveness goals with member companies from both the defense and semiconductor industries. The STARnet program has six Centers of Excellence, of which three are relevant to nanoelectronics. The NRI has a more focused mission to demonstrate non-conventional, low-energy technologies that can outperform CMOS on critical applications in ten years and beyond. In addition a multitude of NSF programs (labeled NRI-NSF) are reviewed under the NRI umbrella.

The NSF itself has also been instrumental and very active from the very beginning in supporting nanoelectronics research (27)–(29). The most predominant has been through the National Nanotechnology Initiative (NNI) (30). Furthermore, the NSF has been active in established Centers of Excellence such as the Nanoscale Science and Engineering Centers (NSEC) (28), (31), Material Research Science and Engineering Centers (MRSEC) (32), (33), Engi-

neering Research Centers (ERC) (34), and Science and Technology Centers (STC). In addition, together with NRI, the NSF spearheaded the program "Nanoelectronics Beyond 2020." Other significant initiatives that have come online in 2014 that direct more funds to nanoelectronics research are the National Network for Manufacturing Innovation (NNMI) (35), more generally known as the "Obama Manufacturing Hubs." It should also be

mentioned that state infrastructure funding to enhance regional nanoelectronics capabilities has also played key roles in nanoelectroncs R&D such as the SUNY'S College of Nanoscale Science and Engineering (CNSE), California Nanosystems Institutes, and the Texas Emerging Technology Fund. Other outlier initiatives such as the National Institute of Standards and Technology (NIST) Infrastructure fund is slowly but surely adding crucial resources to the U.S. nanoelectronic landscape.

## United States Gap Analysis

The gap analysis of the U.S. shows that areas such as devices, materials, and architectures are well funded. The most underfunded areas are exotic non-equilibrium concepts followed by thermal management. Similar results were evident in the 2010 IPWGN report and prior years (6). However, it should be pointed out that this may be a shortcoming of semantics. For instance, spintronic based devices have seen a rapid increase in funding, publication numbers, and patents. Many concepts employing spin requires non-equilibrium conditions to incur switching as highlighted in (8).

A similar situation seems to be occurring for thermal management. In spite of its importance, no Center

One recommendation was to bridge the "Valley of Death," the gap between science and research on the one hand and industrial dissemination in the market on the other.

> of Excellence funded by the United States focuses solely on this topic, or even makes it a distinguished theme.

> One obvious area of improvement has been "manufacturing." With funding of NSEC manufacturing centers (35) and the notion of "manufacturability," Si compatibility and new nanomanufacturing methods are required to alleviate traditional photolithography costs. A unique example of manufacturing funding can be cited as that of the CNSE facility where researchers with industrial manufacturing pilot lines are able to test concepts and produce test devices at 300-mm wafer levels. New initiatives are championed by the CNSE on a regular basis.

> In addition, the U.S. region offers some prime examples of

long lasting programs that link private industry and government and university stakeholders in a collaborative long-term R&D funding paradigm. It has played out to be a win-win situation particularly on the front of private-public partnerships creating desirable and noticeable return on investment (ROI), as a generation of hard assets (intellectual property) and soft assets (training students and workforce on relevant challenges for industry readiness) all towards fulfilling the original grand challenge. One citable example is the creation of the Focus Center Research Program in 1999 (which today is known as the STARnet program (36)) which over the course of its inception has been partly funded by the U.S.

Clear solutions are yet to be found for issues related to personal freedom, privacy, and identify theft.

> semiconductor industry and U.S. DoD, and has been administered by the Semiconductor Research Corporation.

## **European Region**

## Overview of Nanoelectronics Programs in Europe

In Europe, research and innovation programs are the responsibility of the individual member states and numerous funding opportunities for research projects exist at European, member state, and regional levels. During the past several years, nanoelectronics research in Europe was influenced by cautious funding in Germany. A strong effort from the

French Government with concentration of many nanoelectronics activities in the Grenoble area, and with Belgian/Flemish and Dutch efforts to stay in tune with the international development of technology, equipment, and materials. Emphasis on enhanced manufacturing-oriented R&D has occurred, with examples such as U.S. based companies having European manufacturing sites (Intel Ireland, Intel Israel, AMD/ GlobalFoundries Dresden) and existing fabricators exploiting emerging areas around "More-than-Moore" technologies.

In 2010, Europe defined key enabling technologies (KETs) as the basis for increasing industrial competiveness. KETs include nanotechnology, advanced materials,

photonics, biotechnology, advanced manufacturing and micro-/nanoelectronics (37). One recommendation was to bridge the "Valley of Death," the gap between science and research on the one hand and industrial dissemination in the market on the other, as shown in Figure 2. This recommendation served as a major input for the new framework pro-

gram for research and innovation, "Horizon 2020" (38).

In 2012, a European research cluster in nanoelectronics, targeting bi-lateral and multi-lateral cooperation between various Member States - the EUREKA cluster CATRENE - and the European Industry Association for micro-and nanoelectronics - AENEAS - identified major European industrial interest areas (39). As a consequence, the European Commission adopted a strategy of doubling European chip production by 2020 and Commissioner Neelie Kroes set up an Electronics Leaders Group (ELG) to come up with a strategic plan

(40). Following the strategic plan, first implementation actions were taken during 2013 under the 7th Framework for Research and Innovation in the Joint Undertaking (JU) ENIAC, a 5 B€ public-private partnership between the European Commission, European Member States and Industry. In parallel, another JU Advanced Research & Technology for Embedded Intelligence and Systems (ARTEMIS) at 3+B€ aims to implement a coherent research agenda for embedded computing systems.

Also two big flagship projects have been approved to date under the 7th Framework and will continue under the new framework program "Horizon 2020" (38). The first is the Graphene Flagship (www.grapheneflagship.eu) and the second the Human Brain Project (www.humanbrainproject.eu), each of them funded by 1 B€ over the next 10 years.

Beginning in 2014, the new framework program "Horizon 2020" (H2020) covering the period 2014-2020 started delivering activities and funding opportunities. This 70+B€ program targets 6.6 B€ funding for KETs and 7.5 B€ for ICT. The program also includes the participation of the European Commission in a new public private partnership, the 5 B€ Joint Undertaking "ECSEL" combining both the JUs ENIAC and ARTEMIS, the technology platform EPoSS, their member states, and their industry associations under one umbrella. The new JU is covering research and innovation from nanoelectronics technology and components up to cyber-physical systems and related applications. The micro- and nanoelectronics research and innovation activities in H2020, planned to be executed in the JU ECSEL, include areas of opportunity for high demand growth (40) such as 1) areas of above average growth



FIGURE 2 A European integrated initiative to bridge the KETs "Valley of Death."

(automotive, energy, industrial automation and security), 2) new high growth areas such as the "Internet of Things" (IoT), and 3) mobile convergence to maintain leadership in the design of lowpower processors and leading-edge semiconductor manufacturing.

#### European Gap Analysis

The injection of direct funding to spur micro- and nanoelectronics R&D in Europe has gained much momentum and aligned with the efforts of INC, ITRS and the IPWGN. In addition, three big European research and technology organizations (RTOs) that involve IMEC, LETI, and Fraunhofer, have agreed to support the major industrial areas of interest in line with their competencies such as a) next-generation equipment and materials, b) enhancement of state-of-the-art manufacturing technologies, and c) functional diversification. As part of this effort, the EU team has participated in the IPWGN and activities covering the different research vectors.

In general, funding in Europe is application-oriented. Thus, technology research is strongly influenced by this strategy and funding of technology research is often "hidden" behind applications. However, a gap analysis of nanoelectronic research shows similar strength and weakness in various research vectors compared to the U.S. and Japan. The most underfunded area is "out of equilibrium" research, and the most funded areas are "materials and devices." Over time, the trend in Europe has been towards increased funding in previously underfunded areas such as manufacturing of MtM, which is a reflection of the pragmatic European approach to manufacturing since the inception of this survey group. Other areas such as the graphene and brain related projects have greatly increased in relative funding strength.

# **The Japan Region**

# Overview of Nanoelectronics Programs in Japan

Nanoelectronics research vectors in Japan are well funded by many government organizations including the Ministry of Education, Culture, Sports, Science, and Technology (MEXT), the Japan Society for the Promotion of Science (JSPS), the Japan Science and Technology Agency (JST), the Ministry of Economy, Trade, and Industry MITI), and the New Energy and Industrial Technology Development Organization (NEDO).

In 2009, The Council for Science and Technology Policy (CSTP), Cabinet Office, Government of Japan announced the "Funding Program for World-Leading Innovative R&D on Science and Technology: FIRST" program. The program included projects in spintronics, green nano electronics, electron/photon fusion for optical interconnection, and heterogenous integrations for more than Moore technology. These FIRST programs were concluded in 2014.

For low power electronics, a research association called "Low Power Electronics Association & Project: LEAP" started in 2010 supported by NEDO and MITI. The main topics of this project are MTJ for non-volatile memory, phase change memory, atomic switch for FPGA, carbon based interconnection, and nano scale transistors.

Another national driver is the need for new photoresistance to handle extreme ultraviolet (EUV) light. For resistant materials development, the EUVL Infrastructure Development Center (EIDEC) was organized in 2010, supported by NEDO and METI. This program involved EUV mask inspection, gas protection from photo resistance, resistant materials development, and direct self assembly of resistant polymers. Indeed, nano scale lithography and fine pattering are not the only solutions for future electronics. Therefore, in parallel, "post scaling" has been discussed and some other ideas are proposed with heterogeneous integration (41).

These four FIRST programs, LEAP and EIDEC programs were operated mainly in the National Institute of Advanced Industrial Science and Technology (AIST) West Campus, and some of them are related to the Tsukuba Innovation Arena (TIA-Nano) research network.

Another funding agency, JST is an independent public body of MEXT. The JST had been supporting the Core Research for Evolutional Science and Technology (CREST) program, which is a five year project focusing



**FIGURE 3** Bridge building between nanoelectronics and the business model of semiconductor industries (with permission from Naoki Yokoyama, INC10).

on topics proposed by a program manager. Since 2005, a CREST program entitled "Research of Innovation Materials and Process for Creating Next Generation Electronic Devices" began and drove much innovation.

In 2013, the JST launched another CREST program, Innovative Nano-Electronics through Interdisciplinary Collaboration among Material, Device, and System Layers. The areas are related to tunneling FET, sensing devices with Si nano wire, and image sensors for spin mapping. The projects are expected to lead innovative information processing and electronics to contribute to high impact societal needs such as smart houses, traffic, next-generation automobiles, robots, and human interfaces. IPWGN Japan members believe it is absolutely imperative to bridge the gap between nanoelectronics and the business model of the semiconductor industries. This challenge is highlighted in Figure 3.

Of key importance to the Japan approach has been MEXT. MEXT has been instrumental from the very beginning in constructing a userfacility network in Japan, which is similar to the U.S. NNIN program. The integrated partnership of user facilities, "Nanotechnology Support Program," started in 2002, followed by the "Nanotechnology Network Program" started in 2007. The newly launched "Nanotechnology Platform (2012-2021)" is a nationwide user facilities platform covering three technological areas of "advanced characterization," "nanofabrication," and "molecule and material synthesis."

## Japan Gap Analysis

Looking at the Japan gap analysis, the more-than-Moore architecture, 0D/1D/2D, and state variables seem to be well funded in Japan. Actually, many programs deal with MEMS sensors, circuit/ system architecture for normallyoff computing, nanocarbon, and spintronics, enhancing the activities in these areas in Japan. Compared with topical maps in prior years, funding of MtM is increasing and funding in architecture and state variables remain high. Although funding on manufacturing and 0D/1D/2D seem to be decreasing (on a relative basis), they still remain high. On the other hand, the underfunded areas include out of equilibrium, information transfer, and thermal management. Some programs on spintronics are also related to the non-equilibrium nature of spin, but as already mentioned, the categorization may have to best captured this effort.

In reviewing yearly trends, it seems Japan has made efforts to bolster funding in strategic areas such as MtM, architecture, manufacturing, and materials and devices. Other areas that have not reflected a relative increase, and are presumed to be underfunded, include out of equilibrium, information transfer, and thermal management.

6

5

4

3

2

1

0

Japan

State Variable Out of Equilibrium Information Transfer

0D/1D/2D

## Social Implications and Recommendations

It is well known and documented that the semiconductor industry is credited for major innovations, impacting modern social life and economies, so much so, that in the U.S., from 1960-2007 the industry accounted for 30.3 percent of all economic growth due to innovation (42). The innovation and progress of the semiconductor industry has had a dramatic impact on everyday consumer electronics, businesses, and industries that have been transformed by information technology. For instance, modern factories employ robots and computers to do much work, and United Airlines employs supercomputers like IBM's Deep Blue to analyze and determine the most efficient flight path combinations, and not to mention, many companies pivoting into new markets and digital product offerings. Think of Amazon.com being the world's largest book selling company, now also leading the digital consumption market of digital reading on Kindle and personal devices.

Analysis 2009

USA

4

3

2

3.5

2.5

1.5

0.5

MtM

Manufacturing

Architecture

Thermal Management

1

0

9

8

7

6

5

4

3

2

1

0

MtM

Out of Equilibrium

Information Transfer Thermal Management

State Variable

0D/1D/2D

However, the social story is not just a rosy one. There are challenging and contentious social issues resulting from rapid innovation and growth in technology. Think of your old devices and processors that become outdated that then become "e-waste." They often end up in China, South Asia, or certain parts of Africa. Other challenges include job losses resulting directly from human tasks being replaced by computers and automated systems. More recently, issues such as personal freedom, privacy, and centralized "cloud" storage and identify theft are issues where clear solutions are yet to be found (43).

Another challenge faced by the industry itself that may have broader market ramifications is ever-increasing fabricator costs, resulting in the semiconductor industry moving towards an oligopoly, where only a few silicon device manufactures survive, allowing for control and manipulation of market prices. State-of-the art fabricators cost \$10 billion or more resulting in few companies capable of financing next-generation

Europe

MtM

Manufacturing

Architecture



Out of Equilibrium

State Variable

0D/1D/2D

Manufacturing Architecture

Thermal Management

Information Transfer



FIGURE 5 Summary of 2011 IPWGN survey results.



FIGURE 6 Summary of 2013 and 2014 IPWGN survey results.

nodes and fabricators. While Moore's Law continues, there are sign of it slowing down due to fundamental physical and quantum limits being reached (44). The point of diminishing returns will eventually catch both sides of the equation, resulting in a slowdown in technology innovation as a result of insurmounting fabricator costs (45). As such, a real world effort to discover new technologies and fabricator methods is being pursued, amounting to rigorous R&D public and private funding programs to solve the technological challenges the semiconductor industry is currently facing.

The urge to maintain the innovation rate of progress that sustains the semiconductor industry is one of the prime objectives in ensuring R&D efforts continue to provide necessary enhancements and innovations. Hence the existence of the INC and IPWGN, where the objective in this study is to document funding allocation effectiveness per a well defined technical framework, "research vectors," and to answer numerous questions such as: "Was funding spent well?," "Have research gaps been fixed?," "How do global funding profiles compare?,","Has the mission been accomplished?"

Data gathering began in 2006. An early analysis of the landscape is shown in Figure 4, where major gaps (underfunding) can be seen in several research vectors. This was the first such side-by-side comparison of funding intensity at a global scale in the area of nanoscience, nanotechnology and nanoelectronics. This first insight began a movement of internal regional discussions that stimulated the initiation of programs (and redirected many existing programs) in each region to reduce such research vector omission. Hence, by 2010, the number and the relative magnitude of the gaps was substantially reduced, as shown in Figures 4 through 6. This "filling of the gaps" continued.

A key observation is the regional agreement of the most funded technical areas. For instance, all regions continue to present "non-equilibrium" as the most underfunded area, while areas such as materials/ devices and 0D/1D/2D materials are most funded. After nearly a decade of data collection, one could conclude that all regions agree that the areas of opportunity to overcome the grand challenges remain as the "most funded" areas and least

opportunity with the "underfunded" areas. Furthermore, this uncanny resemblance of alignment in each region is also a reflection of the international agreement and influence that has occurred within the INC, IPWGN, and ITRS. As such, not only have these efforts allowed us to track relative funding/opportunity, but they have also been used as a feedback mechanism in determining top-down R&D funding effectiveness.

In summary, the IPWGN meetings have largely contributed to filling and reducing most of the gaps in the research agenda when considering the combined efforts of all the regions. Together with disseminating this information, the IPWGN continues to scan and coordinate efforts among global regions to ensure effective funding mechanisms towards solving our grand challenges, to maximize effectiveness on a global scale.

#### **Author Information**

*Kosmas Galatsis* is with the Department of Materials Science and Engineering at the University of California, Los Angeles (UCLA), U.S.A. Email: galatsis@gmail.com.

*Paolo Gargini* is with the International Technology Roadmap on Semiconductors, U.S.A. Email: paologarginil@gmail.com.

*Toshiro Hiramoto* is with the Institute of Industrial Science at the University of Tokyo, Japan. Email: hiramoto@nano.iis.u-tokyo.ac.jp.

*Dirk Beernaert* is with the European Commission, Brussels, Europe. Email: Dirk.Beernaert@ec.europa.eu.

Roger DeKeersmaecker is with IMEC, Leuven, Belgium. Email: Roger.DeKeersmaecker@imec.be.

Joachim Pelka is with the Fraunhofer-Group for Microelectronics, Berlin, Germany. Email: Joachim.Pelka@mikroelektronik. fraunhofer.de.

*Lothar Pfitzner* is the faculty of Engineering at the University of Erlan-

gen-Nuremberg, Germany. Email: lothar.pfitzner@iisb.fraunhofer.de.

#### Acknowledgment

The authors thank all International Planning Working Group on Nanoelectronics (IPWGN) members. IPWGN U.S. members include Paolo Gargini, Barbara Goldstein, David Seiler, Yumiko Takamori, Kosmas Galatsis, and Phil Lippel. IPWGN Europe members include David Guedj, Roger De Keersmaecker, Adrian Ionescu, Joachim Pelka, Lothar Pfitzner, Serge Tedesco, and Renzo Tomellini. IPWGN Japan members include Hiroyuki Akinaga, Toyohiro Chikyow, Noburu Fukushima, Toshiro Hiramoto, Shintaro Sato, and Ken Uchida. In addition, we would like to acknowledge the support and contributions of the International Nanotechnology Conference on Communication and Cooperation (INC) conference series Executive, Program, and Organizing Committee members.

U.S. INC members include Paolo Gargini, Gernot Pomrenke, Mihail Roco, David Seiler, Kosmas Galatsis, Kang L Wang, Yumiko Takamori, Ian Steff, Tom Theis, Robert Doering, and Barbara Goldstein.

Europe INC members include Laurent Malier, Dirk Beernaert, Gilbert Declerck, Hubert Lakner, Renzo Tomellini, Marcel Annegarn, Dominique Thomas, Livio Baldi, Heico Frima, Roger De Keersmaecker, Serge Tedesco, Norbert Lehner, Fred van Roosmalen, Joachim Pelka, David Guedj, Jörg Stephan, and Jo De Boeck.

Japan INC members include Teruo Kishi, Hideyuki Yamagishi, Tsutomu Handa, Toshihiko Kanayama, Junichi Sone, Naofumi Moriya, Toshio Baba, Toshiro Hiramoto, Yasuhiro Tokura, Michitaka Kubota, Ryosho Kuwae, Hiroyuki Akinaga, Satoshi Tochiori, Ichiro Hirata, Shigemitsu Kusuda, Hiroshi Iwata, Takahiro Shinada, Toyohiro Chikyo, and Katsumi Suzuki.

#### References

(1) (2013). International Technology Roadmap for Semiconductors, Emerging Research Devices. Available: http://www.itrs.net

(2) S. W. King, H. Simka, D. Herr, H. Akinaga, and M. Garner, "Research Updates: The three M's (materials, metrology, and modeling) together pave the path to future nanoelectronic technologies," *APL Materials*, vol. 1, p. 040701, 2013.

(3) P. A. Gargini, "Challenges for the Semiconductor Industry in the 21st Century," *ECS Transactions*, vol. 50, pp. 3–11, 2013.

(4) J. A. Hutchby, R. Cavin, V. Zhirnov, J. E. Brewer, and G. Bourianoff, "Emerging nanoscale memory and logic devices: A critical assessment," *Computer*, vol. 41, pp. 28–32, 2008.

(5) K. Bernstein, R. K. Cavin, W. Porod, A. Seabaugh, and J. Welser, "Device and architecture outlook for beyond CMOS switches," *Proceedings of the IEEE*, vol. 98, pp. 2169–2184, 2010.

(6) M. Brillouet, G. I. Bourianoff, R. K. Cavin, T. Hiramoto, J. A. Hutchby, A. M. Ionescu, et al., "Regional, National, and International Nanoelectronics Research Programs: Topical Concentration and Gaps," *Proceedings* of the IEEE, vol. 98, pp. 1993–2004, 2010. (7) K. Galatsis, A. Khitun, R. Ostroumov, K.

 (1) R. Galacis, A. Hilitah, R. Ostolinov, R.
L. Wang, W. R. Dichtel, E. Plummer, et al., "Alternate state variables for emerging nanoelectronic devices," *Nanotechnology, IEEE Transactions on*, vol. 8, pp. 66–75, 2009.

(8) G. I. Bourianoff, P. A. Gargini, and D. E. Nikonov, "Research directions in beyond CMOS computing," *Solid-State Electronics*, vol. 51, pp. 1426–1431, 2007.

(9) J. A. Davis, R. Venkatesan, A. Kaloyeros, M. Beylansky, S. J. Souri, K. Banerjee, et al., "Interconnect limits on gigascale integration (GSI) in the 21st century," *Proceedings of the IEEE*, vol. 89, pp. 305–324, 2001.

(10) S. Ghosh, I. Calizo, D. Teweldebrhan, E. Pokatilov, D. Nika, A. Balandin, et al., "Extremely high thermal conductivity of graphene: Prospects for thermal management applications in nanoelectronic circuits," *Applied Physics Letters*, vol. 92, p. 151911, 2008.

(11) V. V. Zhirnov and D. J. Herr, "New frontiers: Self-assembly and nanoelectronics," *Computer*, vol. 34, pp. 34–43, 2001.

(12) V. Zhirnov, R. Cavin, G. Leeming, and K. Galatsis, "An assessment of integrated digital cellular automata architectures," *Computer*, vol. 41, pp. 38–44, 2008.

(13) K. Galatsis, K. Wang, Y. Botros, Y. Yang, Y.-H. Xie, J. Stoddart, et al., "Emerging memory devices," *Circuits and Devices Magazine, IEEE*, vol. 22, pp. 12-21, 2006.

(14) W. Arden, M. Brillouët, P. Cogez, M. Graef, B. Huizing, and R. Mahnkopf, "More-than-Moore white paper," http://www. itrs.net/Links/2010ITRS/IRC-ITRS-MtM-v2 3.pdf 2010.

(15) F. Roozeboom, A. Kemmeren, J. Verhoeven, F. Van den Heuvel, J. Klootwijk, H. Kretschman, et al., "More than Moore: towards passive and Si-based System-inPackage Integration," *Electrochem. Soc. Symp. Proc*, vol. 8, pp. 16–31, 2005 2005. (16) B. Vigna, "More than Moore: micromachined products enable new applications and open new markets," in *International Electron Devices Meeting*, 2005. *IEDM Technical Digest. IEEE International*, 2005, p. 8. (17) W. Lu and C. M. Lieber, "Nanoelectronics from the bottom up," *Nature materials*, vol. 6, pp. 841–850. 2007.

(18) K. Novoselov, V. Fal, L. Colombo, P. Gellert, M. Schwab, and K. Kim, "A roadmap for graphene," *Nature*, vol. 490, pp. 192–200, 2012.

(19) V. V. Zhirnov, R. K. Cavin, J. A. Hutchby, and G. I. Bourianoff, "Limits to binary logic switch scaling-a gedanken model," *Proceedings of the IEEE*, vol. 91, pp. 1934–1939, 2003.

(20) S. Shankar, V. Zhirnov, and R. Cavin, "Computation from devices to system level thermodynamics," *ECS Transactions*, vol. 25, pp. 421–431, 2009.

(21) J. D. Meindl, "Beyond Moore's Law: the interconnect era," *Computing in Science* & *Engineering*, vol. 5, pp. 20–24, 2003.

(22) A. Bar-Cohen, P. Wang, and E. Rahim, "Thermal management of high heat flux nanoelectronic chips," *Microgravity Science and Technology*, vol. 19, pp. 48–52, 2007.

(23) H. Iwai, "Future semiconductor manufacturing: challenges and opportunities," in *International Electron Devices Meeting*, 2004. *IEDM Technical Digest. IEEE International*, 2004, pp. 11–16.

(24) F. J. Pollack, "New microarchitecture challenges in the coming generations of CMOS process technologies (keynote address)," *Proceedings of the 32nd annual ACM/IEEE international symposium on Microarchitecture*, p. 2, 1999.

(25) M. Brillouët, "An introduction to ultimate lithography," *Comptes Rendus Physique*, vol. 7, pp. 837–840, 2006.

(26) S. Fujita, K. Nomura, K. Abe, and T. H. Lee, "3-d nanoarchitectures with carbon nanotube mechanical switches for future on-chip network beyond cmos architecture," *Circuits and Systems I: Regular Papers, IEEE Transactions on,* vol. 54, pp. 2472–2479, 2007.

(27) M. C. Roco, "Nanoscale science and engineering education activities in the United States (2001–2002)," *Journal of Nanoparticle Research*, vol. 4, pp. 271–274, 2002.

(28) J. D. Rogers, J. Youtie, and L. Kay, "Program-level assessment of research centers: Contribution of Nanoscale Science and Engineering Centers to U.S. Nanotechnology National Initiative goals," *Research Evaluation*, vol. 21, pp. 368– 380, 2012.

(29) H. Chen, M. C. Roco, and J. Son, "Nanotechnology Public Funding and Impact Analysis: A Tale of Two Decades (1991–2010)," *Nanotechnology Magazine, IEEE*, vol. 7, pp. 9–14, 2013.

(30) M. C. Roco, "The future of the national nanotechnology initiative," *Presentation* 

given by Dr. MC Roco, Senior Advisor for Nanotechnology, National Science Foundation. November, vol. 18, 2002.

(31) A. Busnaina, Nanomanufacturing handbook: CRC Press, 2010.

(32) G. Lopez, "NSF Research Triangle MRSEC: Opportunities for Industrial Collaboration," *Bulletin of the American Physical Society*, vol. 58, 2013.

(33) D. Hess, "The GT Materials Research Science and Engineering Center (MRSEC) on New Electronic Materials: Research, Education and Outreach," 2010.

(34) B. Bozeman and C. Boardman, "The NSF Engineering Research Centers and the university-industry research revolution: a brief history featuring an interview with Erich Bloch," *The Journal of Technology Transfer*, vol. 29, pp. 365–375, 2004.

(35) A. A. Busnaina, J. Mead, J. Isaacs, and S. Somu, "Nanomanufacturing and sustainability: opportunities and challenges," *Journal of Nanoparticle Research*, vol. 15, pp. 1–6, 2013.

(36) (2013). Semiconductor Technology Advanced Research Network (STARnet), Semiconductor Reserach Corporation (SRC). Available: http://www.src. org/program/starnet/

(37) "High-Level Expert Group on Key Enabling Technologies," European Commission 2011.

(38) D. E. Nikonov, G. I. Bourianoff, and T. Ghani, "Proposal of a spin torque majority gate logic," *Electron Device Letters*, *IEEE*, vol. 32, pp. 1128–1130, 2011.

(39) AENEAS and CATRENE, "Innovation for the Future of Europe – Nanoelectronics Beyond 2020," 2012.

(40) (2014). A European Industrial Strategic Roadmap for Micro- and Nano-Electronic Components and Systems - A report to Vice President Kroes by the Electronic Leaders Group. Available: http:// ec.europa.eu/information\_society/newsroom/cf/dae/document.cfm?doc\_id=6293 (41) S. Zaima, "Technology evolution for silicon nanoelectronics: postscaling technology," Japanese Journal of Applied Physics, vol. 52, p. 030001, 2013.

(42) D. W. Jorgenson, M. S. Ho, and J. D. Samuels, "Information technology and U.S. productivity growth: evidence from a prototype industry production account," *Journal of Productivity Analysis*, vol. 36, pp. 159–175, 2011.

(43) R. S. Rosenberg, *The social impact of computers*: Elsevier, 2013.

(44) B. Sheu, K. Wilcox, A. Keshavarzi, and D. Antoniadis, "EP1: Moore's law challenges below 10nm: Technology, design and economic implications," in *Solid-State Circuits Conference-(ISSCC), 2015 IEEE International,* 2015, pp. 1–1.

(45) S. Sutardja, "Slowing of Moore's law signals the beginning of smart everything," in Solid State Device Research Conference (ESSDERC), 44th European, 2014, pp. 7–8.