Loading [MathJax]/extensions/MathZoom.js
A deterministic globally asynchronous locally synchronous microprocessor architecture | IEEE Conference Publication | IEEE Xplore

A deterministic globally asynchronous locally synchronous microprocessor architecture


Abstract:

We describe a novel globally-asynchronous locally-synchronous (GALS) architecture called "synchro-tokens" which exhibits deterministic state and output sequences. This de...Show More

Abstract:

We describe a novel globally-asynchronous locally-synchronous (GALS) architecture called "synchro-tokens" which exhibits deterministic state and output sequences. This deterministic behavior facilitates industrial validation, debug, and test methodologies which rely on predictable and repeatable system behavior. The synchro-tokens architecture uses token rings for handshaking and self-timed FIFOs for pipelined interconnect. Local counters keep track of how long a token is held and the elapsed time since it was last released to ignore early tokens and to stop the local clock to wait for late tokens. Because no synchronizers are used, there is zero probability of failure due to metastability. Architectural parameters, such as FIFO sizes, counter values, and clock frequencies, offer a great deal of flexibility for tuning the system performance.
Date of Conference: 30-30 May 2003
Date Added to IEEE Xplore: 08 December 2003
Print ISBN:0-7695-2045-6
Conference Location: Austin, TX, USA

Contact IEEE to Subscribe

References

References is not available for this document.