DTU Library

# Synthesis and design of a fully integrated multi-topology switched capacitor DC-DC converter with gearbox control 

Davidsen, Jeppe Gaardsted; Yosef-Hay, Yoni; Larsen, Dennis Øland; Jørgensen, Ivan Harald Holger

Published in:
Proceedings of Nordic Circuits and Systems Conference (NORCAS): NORCHIP and International Symposium of System-on-Chip (SoC), 2017 IEEE

Link to article, DOI:
10.1109/NORCHIP.2017.8124994

Publication date:
2017

Document Version
Peer reviewed version

Link back to DTU Orbit

## Citation (APA):

Davidsen, J. G., Yosef-Hay, Y., Larsen, D. Ø., \& Jørgensen, I. H. H. (2017). Synthesis and design of a fully integrated multi-topology switched capacitor DC-DC converter with gearbox control. In Proceedings of Nordic Circuits and Systems Conference (NORCAS): NORCHIP and International Symposium of System-on-Chip (SoC), 2017 IEEE (pp. 1-6). IEEE. https://doi.org/10.1109/NORCHIP.2017.8124994

[^0]
# Synthesis and Design of a Fully Integrated Multi-Topology Switched Capacitor DC-DC Converter with Gearbox Control 

Jeppe Gaardsted Davidsen* Yoni Yosef-Hay* Dennis Øland Larsen*†, Ivan H. H. Jørgensen*<br>*Department of Electrical Engineering, Technical University of Denmark, Kgs. Lyngby, Denmark<br>${ }^{\dagger}$ R\&D Hardware Platforms IC, GN Hearing A/S, Ballerup, Denmark<br>s134087@student.dtu.dk, s154607@student.dtu.dk, deno@elektro.dtu.dk, ihhj@elektro.dtu.dk


#### Abstract

This paper discusses a methodology of minimizing the amount of switches in a multi-topology fully integrated switched capacitor dc-dc converter powered by a super capacitor for energy harvesting purposes. The design of a simple controlling circuit for the multi-topology power stage using a gearbox approach is presented with all the required circuits. The converter is able to generate a output voltage of 1.2 V from a 470 mF capacitor charged to 3 V down to 1.4 V . The output voltage is regulated with a ripple voltage below 7 mV . The controlling circuit including buffers with ideal comparators has a power consumption of $129 \mu \mathrm{~W}$, the average efficiency is $\mathbf{6 7 \%}$ and the peak efficiency of the converter is $\mathbf{8 1 \%}$.


## I. Introduction

With the current trend of combining digital and analogue circuitry on to a combined Systems-on-Chip (SoC), power management is more vital than ever. Due to this trend the dc-dc converters are starting to get integrated into the same chip and switched mode converters are the main integrated solutions [1].

In portable devices there are strict requirements on area and power consumption. Inductive dc-dc converters are very popular for external supplies, they however have their limitations when being integrated due to the magnetic devices and need for external components. Even though inductors are getting smaller due to high frequency switching their size is still not applicable to portable devices [2]. Fully integrated switchedcapacitor (SC) dc-dc converters are more feasible to integrate in CMOS technologies due to their higher power-density and high efficiency [1].

The efficiency of SC converters is very dependent on the choice of topologies as a certain topology can only achieve a theoretical $100 \%$ efficiency at one specific voltage-conversionratio ( $\mathrm{VCR}=V_{\text {out }} / V_{\text {in }}$ ). Thus the choice of the topologies is very important to achieve a high average efficiency for the entire input voltage range.

The SC converter for this project will have to generate a 1.2 V output voltage for minimum of 8 minutes when the input capacitor is fully charged. The energy is supplied from a 470 mF super capacitor which have been charged by energy harvesting. The voltage of the input capacitor will range between 1.4 V and 3 V . Furthermore, the output voltage should not be more than 3 mV below the 1.2 V output voltage when the SC converter is operating and in general the peak-peak ripple voltage should be below 7 mV . The specifications for the

TABLE I. CONVERTER SPECIFICATION

| $\mathbf{V}_{\text {in }}$ | $1.4 \mathrm{~V}-3 \mathrm{~V}$ |
| :---: | :---: |
| $\mathbf{V}_{\text {out }}$ | 1.2 V |
| $\mathbf{I}_{\text {load }}$ | $50 \mu \mathrm{~A}-2 \mathrm{~mA}$ |
| $\mathbf{f}_{\mathbf{s}}$ | 10 MHz |
| $\mathbf{C}_{\text {out }}$ | 350 nF |
| $\mathbf{C}_{\text {in }}$ | 470 mF |


| $\mathbf{R}_{\text {out }, \mathbf{m i n}}$ | $30 \Omega$ |
| :---: | :---: |
| $\mathbf{V}_{\text {ripple }}$ | 7 mV |
| $\mathbf{I}_{\text {spp }}$ |  |
| $\mathbf{I}_{\text {step }, \mathbf{1} \mu} \mu$ | $0.5 \mathrm{~mA} \rightarrow 1.1 \mathrm{~mA}$ |
| V $_{\text {out }, \text { min }}$ | $1 \mathrm{~mA} \rightarrow 2 \mathrm{~mA}$ |
| Min reg. time | 1.197 V |

SC converter are summed up in Table I including the current steps which can be expected at the output.

This paper will go through the process of designing a SC converter with the minimum amount of switches for application in energy harvesting systems. It will be presented how to find the maximum amount of common phases for different conversion ratios. Furthermore the circuits for controlling the SC power stage using a gearbox approach will be presented and a simulation in schematic level will be presented.

## II. Switched Capacitor Losses

SC converters are often modeled as an ideal transformer with a varying non zero output impedance, $R_{\text {out }}$ where only certain conversion ratios of VCR is available [3].

The losses for SC converters are separated into intrinsic and extrinsic losses. The losses due to the non-zero output impedance are called the intrinsic losses and can be described by (1), the intrinsic losses are due to the operation of the SC converter

$$
\begin{equation*}
P_{\text {Rout }}=R_{\text {out }} I_{\text {load }}^{2} \tag{1}
\end{equation*}
$$

where the output impedance for SC converters can be described using equations (2)-(3), [4]:

$$
\begin{gather*}
R_{o u t}=\sqrt{R_{S S L}^{2}+R_{F S L}^{2}}  \tag{2}\\
R_{S S L}=\frac{K_{C}}{C_{t o t} f_{s}} \quad R_{F S L}=\frac{2 K_{S}}{G_{t o t}} \tag{3}
\end{gather*}
$$

where $R_{S S L}$ and $R_{F S L}$ is the effective resistance in the slow switching limit (SSL) and fast switching limit (FSL), $K_{C}$ and $K_{S}$ are proportionality constant associated with the structure of the capacitors and switches respectively, $f_{s}$ is the switching frequency, $C_{t o t}$ is the total amount of flying capacitance and $G_{t o t}$ is the total conductance due to the switches. The intrinsic loss and output impedance for each topology is changed


Fig. 1. Different conversion ratios maximum efficiency as a function of the VCR
with the switching frequency effectively regulating the output voltage.

The extrinsic losses are caused by the switching operation of the SC converter. The two main switching losses are the loss due the parasitics at the gate of the switches, see (4), and the bottom-plate losses of the flying capacitors, see (5).

$$
\begin{gather*}
P_{\text {gate }}=\sum_{i} V_{\text {gate }, i}^{2} f_{s} C_{\text {gate }, i}  \tag{4}\\
P_{b p}=\sum_{j} V_{\text {node }, j}^{2} f_{s} C_{b p, j}=\sum_{j} V_{\text {node }, j}^{2} f_{s} \alpha C_{f l y, j} \tag{5}
\end{gather*}
$$

where $V_{\text {gate }, i}$ and $C_{\text {gate }, i}$ is voltage change and the capacitance at the gate of switch $i, V_{n o d e, j}$ and $C_{b p, j}$ is the voltage change and the capacitance at the bottom plate of the flying capacitors and $\alpha$ is the proportion of the flying capacitance which is considered to be the bottom plate capacitance. Further extrinsic losses in the SC converter are due to the switches which are not being used for a certain topology and due to the extra circuitry which are needed to operate the SC converter. It is important to note that the efficiency of the SC converter is mainly voltage dependent, and thus the choice and implementation of the conversion ratios have a great impact on the efficiency.

## III. Synthesis of Multi-topology Output Stage

When implementing a SC converter only a limited number of different VCRs can be obtained as proved in [5]. To get a good average efficiency the power stage of the SC converter need to be implemented using multiple conversion ratios. The maximum efficiency characteristics, $\eta_{\max }=\mathrm{iVCR} / \mathrm{VCR}$ for a certain conversion ratio is only very efficient at a certain VCR. This can be seen in Fig. 1 where all possible step-down converters using 2 flying capacitors and 1 output capacitor have been plotted, the dotted line shows how the multi-topology is needed to increase the average efficiency.

Using the voltage distribution in time depending on the chosen conversion ratios, it was found that the average efficiency would not increase much if choosing more than


Fig. 2. A schematic representation of the two phases for the series-parallel SC converter with 2 flying capacitors and 4 terminals

TABLE II. COMBINED REALIZATION TABLE FOR THE $1 / 2,2 / 3$ AND $1 / 1$ CONVERSION RATIOS

| Terminal | $\mathbf{t}_{\mathbf{0}}$ | $\mathbf{t}_{\mathbf{1}}$ | $\mathbf{t}_{\mathbf{2}}$ | $\mathbf{t}_{\mathbf{3}}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathbf{1 / 2}$ | $V_{\text {out }}$ | $V_{\text {in }}$ | $V_{\text {out }}$ | $V_{S S}$ |
| $\mathbf{2 / 3}$ | $V_{\text {out }}$ | $V_{\text {in }}$ | $V_{\text {in }}$ | $V_{S S}$ |
| $\mathbf{1 / 1}$ | $V_{\text {out }}$ | $V_{\text {in }}$ | $V_{\text {in }}$ | $V_{\text {in }}$ |

three VCRs. The three optimal conversion ratios could all be implemented with 2 flying capacitors, thus the power stage of the SC converter should be able to realize the VCRs of $1 / 2$, $2 / 3$ and $1 / 1$. The method used to design the SC converter took into account the operational losses in the converter.

If each conversion ratio had to be implemented with different switches optimized for each VCR there would be between 15-21 switches. However, by finding common phases between the different conversion ratios a lot of switches can be saved. An easy approach to find common phases, is to set up realization tables like done in [6] and look at the phases for the SC topology.

Using two flying capacitors the two phases for the seriesparallel topology can be seen in Fig. 2. Here it can be seen that a common phase between two conversion ratios exist if terminals $\mathrm{t}_{0}, \mathrm{t}_{1}$ and $\mathrm{t}_{2}$ are connected to the same nodes (input, output or ground). The same can be done if terminals $t_{0}$ and $t_{3}$ are connected to the same nodes. By setting up realization tables for all conversion ratios the common phases can easily be identified by finding two conversion ratios which utilizes the same nodes. In Table II it can be seen that the $2 / 3$ and $1 / 1$ conversion ratios have terminal $t_{0}, \mathrm{t}_{1}$ and $\mathrm{t}_{2}$ in common thus leading to a common phase. Conversion ratios $1 / 2$ and $2 / 3$ have terminals $t_{0}$ and $t_{3}$ in common, leading to one more common phase.

Realizing the power stage for the SC converter with this approach leads to the SC schematic seen in Fig. 3 where the switches should be operated as seen in Fig. III to realize the different conversion ratios.

## IV. Implementation of circuits for SC Converter

This section will go through the different circuits which has been implemented in order to control the multi topology power stage for the SC converter. The block diagram for this implementation can be seen in Fig. 6


Fig. 3. A schematic representation of the SC circuit which can realize the $1 / 1,2 / 3$ and $1 / 2$ topologies

TABLE III. SWITCH TABLE WHICH REALIZES THE DIFFERENT topologies according to Fig. 3

|  | Sw1 | Sw2 | Sw3 | Sw4 | Sw5 | Sw6 | Sw7 | Sw8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{1 / 2}$ | $\phi_{1}$ | $\phi_{1}$ | OFF | $\phi_{1 n}$ | ON | $\phi_{2}$ | OFF | $\phi_{2}$ |
| $\mathbf{2 / 3}$ | $\phi_{1}$ | $\phi_{1}$ | $\phi_{1 n}$ | $\phi_{1 n}$ | $\phi_{2}$ | $\phi_{2}$ | OFF | $\phi_{2}$ |
| $\mathbf{1 / 1}$ | $\phi_{1}$ | $\phi_{1}$ | $\phi_{1 n}$ | $\phi_{1 n}$ | $\phi_{2}$ | $\phi_{2}$ | $\phi_{2 n}$ | OFF |

## A. Switching Regulation Stage

The switching regulating stage consist of pulse skipping and non over-lapping clock stages. The implementation of the proposed pulse skip design can be seen in Fig. 4 .

The pulse skippers purpose is to skip clock pulses depending on $V_{\text {out }}$. The two inputs to the comparator are $V_{\text {out }}$ and $V_{r e f}$, the output voltage is compared with the reference voltage. In case $V_{\text {out }}>V_{\text {ref }}$ the comparator output is grounded and the output of the AND gate is therefore also set to logic ' 0 '. If $V_{\text {ref }}>V_{\text {out }}$ the output of the AND gate is the clock. The D-flipflop has a negative edge reset that is connected to the clock. This will result in $Q$ equal to $V_{\text {ref }}$ when $V_{\text {ref }}>V_{\text {out }}$ and clock at rising edge, on the other hand when the clock is low the reset is enabled and $Q$ will be equal to zero regardless of the input $D$.

The non-overlapping clock stage is critical to the operation of the SC converter. Non-overlapping clock signals are generally required to operate corresponding switches which charge and discharge the flying capacitors. Non-overlapping clock signals means signals running at the same frequency and there is a time between the pulses that both pulses are logic 0 (for the positive phases), this time is called dead-time. Deadtime takes place when the pulses are switching from logic 1 to logic 0 or from logic 0 to logic 1 . The dead-time for the design was set to 3 ns and can be easily adjusted by changing the W/L ratio of the internal buffer stage. The non-overlapping clock stage has 4 output signals, a negation signals for $\phi_{1}$ and $\phi_{2}$


Fig. 4. Schematic of the pulse skip stage


Fig. 5. Schematic of the non-overlapping clock stage
called $\phi_{1 \mathrm{n}}$ and $\phi_{2 \mathrm{n}}$. This is due to the gear shift circuit which will be discussed in the following section and needs to switch both PMOS and NMOS transistors. The implementation of the non-overlapping clock stage is shown in Figure 5.

## B. Gearshift stage

The gear shift stage was implemented to efficiently switch between the multiple conversion ratios of the power stage. This design supports the battery voltage ( $V_{i n}$ ) range 1.4 V 3 V , with the three different step down topologies to maintain an output of 1.2 V . It has a low power density and maximal efficiency over the battery voltage ranges. The gear shift stage proposed is to utilize the different topologies and operate the required topology in the input range intended.

In order to drive the SC stage, the gear shift stage outputs eight switch signals ( $S w_{1}-S w_{8}$ ) in Fig. 3. The conversion ratio of the SC stage is depended on the switch state. Table III describes the switches phases for every conversion ratio. The implantation of the multi-topology power stage utilizes the same four switches in all conversion ratios $\left(S w_{1}, S w_{2}, S w_{4} . S w_{6}\right)$ and therefore these switches do not require to be altered when operating in different conversion ratios. The other switches $\left(S w_{3}, S w_{5}, S w_{7}, S w_{8}\right)$ are set to the same phase or supply in two conversion ratios out of three. $S w_{3}$ and $S w_{5}$ are common for conversion ratio $2 / 3$ and $1 / 1$, while $S w_{7}$ and $S w_{8}$ are common for topologies $1 / 2$ and $2 / 3$. This SC implementation made it possible to create an efficient and effective way to shift between the topologies by controlling only 4 of the 8 switches.

The challenge in the gear shift stage is to set the correct phase or supply according to the battery voltage. The controller


Fig. 6. Block diagram of the control gearbox with the switched-capacitor stage


Fig. 7. Schematic of the Gear Shift Stage
is designed to implement the switching described in Table III. It consists of resistors, comparators and multiplexers (MUXs). The resistor chain is used to scale down the battery voltage, there are two different scaled down voltages with a value depended in the battery voltage ( $V_{i n, c o m p 1}$ and $V_{i n, c o m p 2}$ ). The resistor ratio will lead to an input to the first comparator $V_{i n, c o m p 1}$ of $V_{i n} / 1.75$, the second input $V_{i n, c o m p 2}$ will be scaled down to $V_{\text {in }} / 2.5$. The value of the resistors in the resistor ladder is set so that the current limit is $6 \mu \mathrm{~A}$. The scaled down voltage is then compared with a reference voltage of 1.2 V . By comparing the scaled voltage with the reference voltage the intended conversion ratio is applied for a the intended input voltage range. An the range of $2.8 \mathrm{~V}-3 \mathrm{~V}$ both outputs will be lower than the reference voltage and thereby setting $V_{o u t, c o m p 1}$ and $V_{o u t, c o m p 2}$ to $V_{S S}$. For input voltages between $2 \mathrm{~V}-2.8$ V will result in $V_{o u t, c o m p 1}$ equal to $V_{S S}$ and $V_{o u t, c o m p 2}$ set to $V_{D D}$. For the input voltage range $1.4 \mathrm{~V}-2 \mathrm{~V}, V_{o u t, c o m p 1}$ and $V_{o u t, c o m p 2}$ will be $V_{D D}$. One can understand the idea behind the voltage divider as having two different bits ( $V_{o u t, c o m p} 1$ and $V_{\text {out }, \text { comp1 } 1}$ ) that will be set to $V_{S S}$ or $V_{D D}$ and will represent 3 states of input voltage range. The different outputs for every topology can be seen in Table IV, Fig. 8 is the waveform showing the correct functionality of the voltage ladder with the comparator.

The outputs of both comparators are connected to select signal of the multiplexers. For $S w_{7}$ and $S w_{8}$ the common conversion ratios are $2 / 3$ and $1 / 2$, in this case $V_{o u t, c o m p 1}$ is controlling both switch signals. When $V_{o u t, c o m p 1}=V_{S S}$ the multiplexers selects the common phases for those topologies ( $V_{D D}$ and $\phi_{2}$ ). When $V_{o u t, c o m p 1}=V_{D D}$ the two switches should present the state for the $1 / 1$ topology, $S w_{7}=\phi_{2 n}$ and $S w_{8}=V_{S S}$.
$S w_{3}$ and $S w_{5}$ are common for topologies $1 / 1$ and $2 / 3$, these conversion ratios require the same phases and therefore are connected to $V_{o u t, c o m p} 2$ which control these switches. When $V_{o u t, c o m p 1}=V_{D D}$, the multiplexers outputs will be connected to $\phi_{1 n}$ and $\phi_{2}$. When $V_{o u t, c o m p 2}=V_{S S}$, this means the input voltage is between $2.8 \mathrm{~V}-3 \mathrm{~V}, S w_{3}$ and $S w_{5}$ will be connected to $V_{D D}$ as required in the $1 / 2$ topology.

The resistors $R_{11}$ and $R_{12}$ are placed in the feedback path


Fig. 8. Wave Forms of the comparators outputs

TABLE IV. SUMMARY OF COMPARATOR OUTPUTS DEPENDED ON THE BATTERY VOLTAGE

| Battery Voltage [V] | Intended topology | $V_{\text {out }, \text { comp } 1}$ | $V_{\text {out }, \text { comp } 2}$ |
| :---: | :---: | :---: | :---: |
| $1.4-2.0$ | $1 / 1$ | $V_{D D}$ | $V_{D D}$ |
| $2.0-2.8$ | $2 / 3$ | $V_{S S}$ | $V_{D D}$ |
| $2.8-3.0$ | $1 / 2$ | $V_{S S}$ | $V_{S S}$ |

of the comparator in order to ensure a 10 mV hysteresis. These are necessary to avoid high frequency toggling between the conversion ratios. To solve the inverted output logic of the comparator, which is connected to the select signal in the MUX, the inputs of the MUX where switched. The switched inputs can be seen in Fig. 7.

## C. Comparator

For this paper ideal comparators have been used in the pulse skipper and the gearshift stage. If the comparators were to be designed they would be designed as clocked comparators. Even though ideal comparators have been used it would not have a huge impact on the power consumption as the speed requirements of the system is relatively slow. As seen in [7] and [8] a faster comparator can be designed using only between 1.33 nW and 6 nW , thus the power consumption for the SC converter would not increase much as only 3 comparators are used in total. Furthermore, the noise generated by the comparators is not critical as we are dealing with a converter and not something more sensitive, which could lead to a very low power design.

## D. Level shifter

To be able to pull the signal at the gates of the transistors up to the desired level of $V_{H}=3 \mathrm{~V}$, a level shifter is implemented. The reason for this being a necessity is the fact the control circuit should be able to run at only 1.2 V to minimize losses here while still having high signals available for the gates. The chosen level shifter topology for this project can be seen in Fig. 9.

When the input voltage, $V_{i n}$, for the level shifter goes high the $N_{1}$ and $P_{2}$ turns on, while the other transistors are off, and thus $V_{H}$ is applied at the output node $V_{\text {out }}$. Whenever $V_{\text {in }}$ goes low the $N_{2}$ and $P_{1}$ transistors turn on and $V_{\text {out }}$ is discharged.


Fig. 9. Schematic for the level shifter topology

## E. Buffers

The buffers are needed to drive the large gate capacitance of the switches in the power stage. The buffers were optimized to save power rather than speed as described in [9]. The buffer was designed to drive the largest switch in the power stage and was reused for the other switches for simplicity. More power could naturally be saved by optimizing the buffers for each switch. Furthermore the buffers were designed after the specification for dead time given by the non overlapping clock of 3 ns . Thus the buffers should be able to turn on and off in less than 3 ns to avoid shoot-through-currents.

## F. Power stage

As all the conversion ratios are implemented with common phases the optimization approach presented in [4] can only be used on one of the topologies. It was chosen to do this for the $2 / 3$ conversion ratio as this is where the converter is operated for the majority of the time. The corner frequency between the SSL and the FSL is set to the switching frequency at 10 MHz and the output impedance is set to $30 \Omega$ as this frequency, as specified in Table I. Using the opimization approach and (2)(3), the individual flying capacitance and switch conductance can be found to be $C_{i}=1.05 \mathrm{nF}$ and $G_{i}=73 \mathrm{mS}$.

It was chosen to implement the flying capacitors, $C_{i}$, as MOS capacitors as these provide the highest density. However, due to the bigger bottom plate parasitics for MOScaps the efficiency will decrease but area for the capacitors will be saved. The switches were implemented as NMOS and PMOS transistors which were sized so that the conductance would be $G_{i}=73 \mathrm{mS}$.

## V. Simulation Results

The proposed SC converter has been implemented in a 180 nm CMOS process. The results that are presented in this section include the complete design behavior in transient simulation on schematic level. Due to simulation time the system has not been tested with the 470 mF but with a 350 nF capacitor as this will of cause result in a lower regulation time but there should be a linear relationship with the regulation time and capacitor size difference.

The worst case for the regulation time would be if a constant output load current of 2 mA was applied to the


Fig. 10. Transient response simulation with 2 mA constant load current
TABLE V. AVERAGE POWER CONSUMPTION FOR THE CONTROLLING CIRCUITS WITH A CONSTANT 2 mA LOAD

| Circuit | Pulse <br> skipper | Non-overlap | Gearshift | Level <br> shifter | Buffers |
| :---: | :---: | :---: | :---: | :---: | :--- |
| Power <br> consumed | 239 nW | $3.5 \mu \mathrm{~W}$ | $11.7 \mu \mathrm{~W}$ | $7.2 \mu \mathrm{~W}$ | $106 \mu \mathrm{~W}$ |

converter. This case can be seen in Fig. 10 where the final regulation time is $360 \mu \mathrm{~s}$. Using the worst case regulation time corresponds to a regulation time of 8.1 minutes if the input capacitor was changed to the 470 mF super capacitor. The low voltage seen in the beginning of Fig. 10 is a start-up phenomenon and does not influence the performance of the SC converter.

The average power consumed by the different parts of the system running, see Fig 6, with a constant 2 mA current load can be seen in Table V, this leads to a average efficiency at $\eta_{\text {avg }}=0.67$.

The efficiency of the power stage can be seen in Fig. 11. The peak efficiency of the converter is $\eta=0.81$ for the $1 / 1$ conversion ratio around 1.4 V . The low peak efficiency is due to a combination of the high switching frequency, and the capacitors available in the 180 nm process. A higher efficiency can be obtained if the MIM capacitors in the process were used, however this would lead to a bigger area consumption. It has been estimated through simulations and (2)-(5) that the losses in the power stage is due to $14 \%$ intrinsic losses, $22 \%$ from switching losses at gate and $64 \%$ switching losses at the bottom plate.

In Fig. 12 the transient response while constantly changing the load step between 1 mA to 2 mA is plotted. The current have a $20 \mu$ s period, a duty cycle of $50 \%$ and a $5 \mu$ s rise and fall time. The simulation was preformed with $C_{o u t}=$ 350 nF . It should be noted that a smaller current reduces the amount of current drawn from the supply and therefore the input voltage drains slower, as seen when comparing Fig. 10 and 12 . Furthermore, it can be seen that the ripple voltage is below the specified 7 mV and it can be seen that the output voltage never goes below the minimum specified 1.197 V . The reason the output voltage is not dropping below 1.197 V when switching between conversion ratios is the converter is able to compare input and output voltages multiple times when the


Fig. 11. Efficiency for the SC converter


Fig. 12. Transient response simulation with current step 1 mA to 2 mA
load current is stepped.

## VI. DISCUSSION

The realization approach used to realize the different conversion ratios with minimal switches leads to the $1 / 2$ topology being implemented very poorly as the minimum output resistance never gets below $68 \Omega$ relative to the allowed $30 \Omega$ as seen in Fig. 13. This makes the intrinsic losses very large and thus the efficiency for this topology is much lower compared to the other topologies implemented.

To improve this one additional switch should be used so that the two flying capacitors is placed in parallel for this application. This would however increase the complexity of the control circuits as less switches are common for the different conversion ratios. However, it is worth noticing that the $1 / 2$ conversion ratio did not require any additional switches in the power stage and thus the efficiency gained from this can be considered free.

## VII. Conclusion

This paper describes an easy methodology to minimizing the number of switches required to implement a multi-topology


Fig. 13. Effective output impedance of the SC power stage

SC power stage by using common phases. By reducing the many switches in the power stage made it possible to implement a simpler gearbox control circuit. The realization method however also leads to one of the conversion ratios having a reduced performance.

The designed SC converter is able to regulate a 1.2 V output supply voltage with an input voltage in the range of 1.4 V to 3 V supplied from a super capacitor of 470 mF for 8.1 minutes. This regulations is done with ripple voltage below 7 mV and a peak efficieny of $81 \%$.

## References

[1] T. Van Breussegem and M. Steyaert, "A fully integrated gearbox capacitive DC/DC-converter in 90 nm CMOS: Optimization, control and measurements," in 2010 IEEE 12th Workshop on Control and Modeling for Power Electronics (COMPEL). IEEE, 6 2010, pp. 1-5.
[2] A. Knott, T. M. Andersen, P. Kamby, J. A. Pedersen, M. P. Madsen, M. Kovacevic, and M. A. E. Andersen, "Evolution of very high frequency power supplies," IEEE Journal of Emerging and Selected Topics in Power Electronics, vol. 2, no. 3, pp. 386-394, 2013.
[3] M. D. Seeman, "Analytical and Practical Analysis of Switched-Capacitor DC-DC Converters," Ph.D. dissertation, UC Berkeley, 2006.
[4] M. Seeman and S. Sanders, "Analysis and Optimization of SwitchedCapacitor DC-DC Converters," 2006 IEEE Workshops on Computers in Power Electronics, pp. 216-224, 2006.
[5] M. Makowski, "Realizability conditions and bounds on synthesis of switched-capacitor DC-DC voltage multiplier circuits," IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications, vol. 44, no. 8, pp. 684-691, 1997.
[6] M. S. Makowski, "A canonical switched capacitor DC-DC converter," in 2014 IEEE 15th Workshop on Control and Modeling for Power Electronics (COMPEL). IEEE, 6 2014, pp. 1-8.
[7] I. S. A. Halim, N. A. N. B. Z. Abidin, and A. A. A. Rahim, "Low power cmos charge sharing dynamic latch comparator using $0.18 \mu \mathrm{~m}$ technology," in 2011 IEEE Regional Symposium on Micro and Nano Electronics, Sept 2011, pp. 156-160.
[8] A. Rabiei, A. Najafizadeh, A. Khalafi, and S. M. Ahmadi, "A new ultra low power high speed dynamic comparator," in 2015 23rd Iranian Conference on Electrical Engineering, May 2015, pp. 1266-1270.
[9] H. Veendrick, "Short-circuit dissipation of static CMOS circuitry and its impact on the design of buffer circuits," IEEE Journal of Solid-State Circuits, vol. 19, no. 4, pp. 468-473, 81984.


[^0]:    General rights
    Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

    - Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
    - You may not further distribute the material or use it for any profit-making activity or commercial gain
    - You may freely distribute the URL identifying the publication in the public portal

