Loading [a11y]/accessibility-menu.js
Exploring efficient operating points for voltage scaled embedded processor cores | IEEE Conference Publication | IEEE Xplore

Exploring efficient operating points for voltage scaled embedded processor cores


Abstract:

Portable and battery operated devices pose a unique design challenge in terms of performance requirements, low-power constraints, and short design cycles. Embedded soft c...Show More

Abstract:

Portable and battery operated devices pose a unique design challenge in terms of performance requirements, low-power constraints, and short design cycles. Embedded soft cores, on the other hand, provide functional flexibility and guarantee rapid design and thus are gaining popularity in designing such portable and battery operated devices. To address the low power needs, dynamic voltage scaled (DVS) processors provide a new tradeoff dimension to the designer. This work proposes an application-specific design space exploration framework for selecting energy-efficient operating points in an embedded soft core. Specifically, we address the problem of selecting an appropriate number of operating voltage/frequency points and the distribution of these points along the valid voltage span of a processor, given the application that is to be executed on the processor. Furthermore, we provide a static intra-task scheduling technique that reduces energy consumption (4-20% in our experiments) even when the worst-case application execution time does not leave any slack for effective voltage scaling. We have experimentally verified our technologies on a large set of embedded benchmarks selected from MiBench, PowerStone, and MediaBench.
Date of Conference: 05-05 December 2003
Date Added to IEEE Xplore: 08 January 2004
Print ISBN:0-7695-2044-8
Conference Location: Cancun, Mexico