Loading [a11y]/accessibility-menu.js
FPGA implementation of layered low density parity check error correction codes | IEEE Conference Publication | IEEE Xplore

FPGA implementation of layered low density parity check error correction codes


Abstract:

In this study, Layered Low Density Parity Check (LDPC) Decoder algorithm in Error Correction Codes is implemented on FPGA. Firstly, Layered LDPC Decoder algorithm is desi...Show More

Abstract:

In this study, Layered Low Density Parity Check (LDPC) Decoder algorithm in Error Correction Codes is implemented on FPGA. Firstly, Layered LDPC Decoder algorithm is designed with floating point in MATLAB, then fixed point model is developed. By testing Floating and Fixed point designs, transmitted information that is deformed by AWGN model is corrected by decoding iteratively. After this step, fixed point design is modelled in Verilog HDL. The design in Verilog HDL is matched with MATLAB model and then the Verilog HDL model is implemented on Xilinx Virtex 7 FPGA. Design that is implemented on FPGA has 280 MHz clock frequency and 25.426 Mbps data speed.
Date of Conference: 15-18 May 2017
Date Added to IEEE Xplore: 29 June 2017
ISBN Information:
Conference Location: Antalya, Turkey

References

References is not available for this document.