Loading [a11y]/accessibility-menu.js
A compact pipelined architecture with high-throughput for context-based binary arithmetic coding | IEEE Conference Publication | IEEE Xplore

A compact pipelined architecture with high-throughput for context-based binary arithmetic coding


Abstract:

This paper presents a novel pipelined ASIC architecture for the context-based binary arithmetic encoder in JPEG2000. With the employment of a compact 4-stage pipelined ar...Show More

Abstract:

This paper presents a novel pipelined ASIC architecture for the context-based binary arithmetic encoder in JPEG2000. With the employment of a compact 4-stage pipelined architecture, the proposed encoding architecture is able to process every input symbol within one clock cycle. This architecture not only overcomes the problem of unfixed pipeline stages emerging from the uncertain times of renormalizations during the encoding phase, but also reduces the number of registers necessitated by the pipeline structure.
Date of Conference: 26-29 September 2007
Date Added to IEEE Xplore: 20 June 2008
ISBN Information:

ISSN Information:

Conference Location: Hsinchu, Taiwan

References

References is not available for this document.