17:43 8 9 10 11 12 13 14 15 16 18 19 20 22 23 24 25 26 27 28 29 30 31 33 35 37 39 41 42 43 44 45 46 47 48 49 50 52 53 54 1 # Thermal Analysis of the Solar Orbiter PHI Electronics Unit IGNACIO TORRALBO ISABEL PÉREZ-GRANDE <sup>©</sup> Universidad Politécnica de Madrid, Madrid, Spain ieeejats-itae.cls JOSÉ LUIS GASENT-BLESA, Member, IEEE Universidad de Valencia, Valencia, Spain JAVIER PIQUERAS Universidad Politécnica de Madrid, Madrid, Spain ESTEBAN SANCHIS-KILDERS , Senior Member, IEEE PEDRO RODRÍGUEZ Universidad de Valencia, Valencia, Spain ANTONIO LÓPEZ Instituto de Astrofísica de Andalucía-CSIC, Granada, Spain This paper presents the thermal design of the electronics unit of the instrument Polarimetric Helioseismic Imager, onboard the European Space Agency mission Solar Orbiter. The thermal design procedure, along with the problems encountered during this design phase, and the solutions found to fix them are described, proving in this way the thermal feasibility and robustness of the unit. Its final thermal behaviour, obtained from thermal analyses correlated with data from thermal tests performed in a vacuum environment, is presented. Manuscript received July 20, 2018; revised March 1, 2019; released for publication April 5, 2019. DOI. No. 10.1109/TAES.2019.2911734 Refereeing of this contribution was handled by M. Veerachary. This work was supported by the Spanish Ministerio de Economía y Competitividad under Grant ESP2014-56169-C6-1-R, Grant ESP2014-56169-C6-4-R, Grant ESP2014-56169-C6-6-R, Grant ESP2016-77548-C5-1-R, Grant ESP2016-77548-C5-3-R and Grant ESP2016-77548-C5-5-R. The work of J. Piqueras was supported by the Grant FPU15/05618 "Formación de Profesorado Universitario" from the Spanish Ministerio de Educación, Cultura y Deporte. Authors' addresses: I. Torralbo, I. Pérez-Grande, and J. Piqueras are with the Instituto de Microgravedad Ignacio da Riva, Universidad Politécnica de Madrid, Madrid 28040, Spain, E-mail: (ignacio.torralbo@upm.es; isabel. perez.grande@upm.es; javier.piqueras@upm.es); J. L. Gasent-Blesa, E. Sanchis-Kilders, and P. Rodríguez is with the Dpt. de Ingeniería Electrónica, Universidad de Valencia, Valencia 46010, Spain, E-mail: (jose.l.gasent@uv.es; esteban.sanchis@uv.es; pedro.rodriguez@uv.es); A. López is with the Instituto de Astrofísica de Andalucía-CSIC, Granada 18008, Spain, E-mail: (antonio@iaa.es). (Corresponding author: Isabel Perez-Grande.) 0018-9251 © 2019 IEEE The Polarimetric Helioseismic Imager electronics unit (PHI E-Unit) is one of the two units the instrument PHI consist of. PHI is a remote sensing instrument that will operate onboard the Solar Orbiter mission [1] of the European Space Agency (ESA). Its main task is to study the sun. To do it the perihelion of the orbit will be at 0.28 AU and the spacecraft will reach a solar latitude of 34°. This will allow remote sensing observations of the sun from a distance without precedents, with a view of the solar poles and co-rotation of the spacecraft with the sun. The instrument PHI is the result of an international cooperation led by the Max-Planck-Institut für Sonnensystemforschung, Göttingen, Germany, co-led by the Instituto de Astrofísica de Andalucía, Granada, Spain, and with participation of the Grupo de Astronomía y Ciencias del Espacio, Universidad de Valencia, Spain; Instituto de Astrofísica de Canarias, Tenerife, Spain; Instituto Universitario de Microgravedad "Ignacio Da Riva" (IDR/UPM)," Universidad Politécnica de Madrid, Spain; Instituto Nacional de Técnica Aerospacial, Madrid, Spain; Universidad de Barcelona, Spain; Institut d'Astrophysique Spatiale, Paris, France; Institute of Computer and Communication Engineering, Braunschweig, Germany; and Kiepenheuer-Institut für Sonnenphysik, Freiburg, Germany. The instrument PHI is mounted internally in the spacecraft, its optics unit contains two telescopes (a highresolution telescope, and a full disk telescope), together with the detectors and the subsystems needed to ensure the correct behavior of the telescopes. PHI E-Unit is a separate unit that carries all the electronics that manage the data and the subsystems of the optics unit and provide it with the necessary power. Both units are linked by the corresponding harness, but their thermal and mechanical behavior are decoupled. PHI passed all the required reviews and was accepted for flight in April 2017, following ESA standards. It is already assembled on the spacecraft and is waiting for launch. During the perihelion the Solar Orbiter spacecraft will receive a solar load equivalent to 13 solar constants, which makes the thermal design of both the platform and the payload a very challenging task. PHI is one of the most demanding instrument in terms of power, mass, and data rate. In addition, PHI E-Unit design was constrained by its electromagnetic compatibility (EMC) footprint. The radiated emissions level has to be very low to avoid damaging the extremely sensitive sensors of the *in situ* instruments. These peculiarities and constraints of the mission make the thermal control crucial as it has to guarantee that in all phases of the mission the electronics components are within the appropriate range of temperatures. In general, during the last decade, the thermal design and modeling of space electronics has become a growing problem mainly due to the growing compactness of the electronics components, which leads to higher power density dissipations and may cause undesirable hot spots. The necessity of accurate and realistic temperature predictions is currently a 61 62 63 65 66 67 69 70 71 72 73 75 79 83 84 85 86 87 89 91 93 95 97 98 99 100 101 102 103 104 106 107 108 109 110 111 112 matter of interest [2]-[6], and some efforts are being made to define standardized procedures, as the one under development by RAL [7]. In this paper, the procedure followed for the thermal calculations is described. In addition, the paper describes the thermal design of the unit, the problems encountered, and the solutions found to fix those problems. The final predicted temperature levels achieved by the main electronics components are also shown. These results have been correlated with thermal vacuum tests data. #### II. PHI E-UNIT DESCRIPTION PHI E-Unit is a modular assembly consisting of six horizontally stacked modules, each of 200 mm × 200 mm in width and with a height of between 23 and 33 mm. Each module consists of one or two very populated dissipating printed circuit boards (PCBs), a supporting frame, and the connectors (subD, uD, and high voltage types) needed to communicate with the optics unit, with the other boards through another PCB, the so-called electrical distribution system, or with the spacecraft platform. The E-Unit total mass is around 6 kg. All the frames, together with the upper lid and the bottom baseplate constitute the housing of the unit. This modular design allows an easy integration and gives independence to each subsystem since it permits the assembly of the unit just staking and screwing the individual modules together once each one has been independently assembled. The screws used are made of titanium (Ti6Al4V). The modules, from bottom to top, are as follows. - 1) Power converter module (PCM) main. - 2) PCM redundant (PCMR). - 3) Data processing unit (DPU). - 4) Tip-tilt controller (TTC) and DPU memory board. - 5) Analog, mechanisms, and heaters drivers (AMHD). - 6) High voltage power supply (HVPS). An exploded view of a three-dimensional model of PHI unit can be seen in Fig. 1. The PCM is the only electronics board that is redundant (PCM and PCMR), and it is a cold redundancy. It is also important to note that PHI requires a high voltage of about $\pm 5$ kV, which is provided by the HVPS. For this reason, this board needs to be shielded, and this also blocks thermal radiation. PHI E-Unit thermal design is driven by the stringent requirements of the components and the thermal environment, both described in Sections III and IV. Furthermore, the design of this type of board is tailored on a case-bycase basis. Finding a configuration able to guarantee that all components are safe when operating at the most demanding conditions is a quite challenging task. Some facts that have driven the design are: - 1) the mass and power consumption have to be minimized in space applications; - 2) due to volume restrictions, these boards are more crowded than similar boards for other applications, for example, each PCM board contains more than 1200 components and 14 copper layers; Fig. 1. PHI E-Unit exploded view. Fig. 2. PHI PCM board. 3) the use of hard-rad components, able to cope with the radiation doses found in orbit, is mandatory; 114 115 119 123 125 the electromagnetic noise generated has to be kept at very low limits. This makes it unsuitable for the thermal design to be treated separately, but on the contrary, as an important part of the systems engineering, with the need of tradeoffs between thermal and other fields during the design process. A photograph of the PCM with its frame is shown in Fig. 2. The thermal control of the E-Unit was required to be fully passive. The use of heat pipes, widely used in both space and nonspace applications, was also ruled out by the spacecraft main contractor as design baseline. For this reason, since the box is sitting on one of the panels of the 129 130 131 133 134 135 137 138 139 141 142 143 145 146 147 148 149 150 151 152 153 154 156 157 158 160 161 162 163 164 165 166 167 168 169 171 172 173 175 177 179 180 181 182 183 184 Magnetic cleanliness was also a very strict requirement, forcing the use of titanium screws and other nonmagnetic materials to keep the magnetic dipole below 20 mA m<sup>2</sup> and the magnetic field transient below 24 nT. The solution was to avoid the use of magnetic materials and current loops in the PCB design. 186 187 188 189 191 192 194 196 197 198 199 201 203 205 206 207 208 209 211 212 213 214 215 216 218 219 220 222 223 224 226 228 230 232 233 234 236 237 238 239 spacecraft, it was designed to conduct most of the thermal power dissipated by the components to the baseplate. In this way, the design of the housing, the arrangement of the boards, and the arrangement of the electronics components on the boards were based taking into account, among other criteria, that it was necessary to provide an adequate thermal path to evacuate this dissipated power. ieeejats-itae.cls ## Furthermore, the location of each board in the unit was chosen on the basis of not only thermal but also mechanical criteria as, in addition to facilitate the heat rejection, it was necessary to keep the center of gravity centered and low, and to have access from each subsystem to the grounding and bonding connector. Thus, the most dissipating and heaviest modules (PCM main, PCM redundant, and DPU) were placed at the bottom of the unit. The HVPS was located on the upper module due to the electrical requisites of the high voltage, even though the optocouplers temperature was higher than desired, as will be explained in the following. Regarding the frames of the boards, they were provided with stiffeners and a local increase of thickness (thermal doublers) not only for structural reasons, but also to conduct the heat from the upper boards towards the base of the box. In addition, a thermal filler made of Choterm 1671 [8] was used to enhance conductive heat transfer between the unit baseplate and the spacecraft panel, helping this way to evacuate the heat dissipated within the unit. The frames, baseplate, and top lid of the box are made from aluminium alloy 7075 T7351 with alodine protection, and are painted black on both sides with PUK black conductive coating from MAP [9]. The black external surface helps to maximize thermal radiation to the environment. whereas the internal black surfaces contribute to improve temperature homogeneity and avoid hot spots within the unit. Painting the internal surface of the unit is not a common practice in electronics, however, in this case, based on the analysis results it was completely necessary to meet the thermal requirements. The aluminium alloy selected was also studied in depth. The thermal conductivity of the alloy selected is $\sim 155 \text{ W m}^{-1} \text{ K}^{-1}$ . This is not optimal for thermal purposes, but the results are adequate for structural reasons and its machinability is acceptable. AlBeMet (an aluminium beryllium composite material) was also considered as a good alternative, but was discarded after a tradeoff study due to the difficulties of manipulation. Regarding the EMC, the standard radiated emissions required in a space mission based on the ECSS [10] is about 60 dBuV/m up to 100 MHz. But in Solar Orbiter, the E-Unit of PHI had to not pass 0 dBuV/m from 8 kHz up to 50 MHz. To keep the radiated emissions as low as 0 dBuV/m additional aluminium plates were placed between the two DC/DC frames, special grounding measures were taken: the secondary ground was connected directly to chassis along all its planes in the PCB, and the DC/DC converter was covered by an aluminium hood. From the electronic point of view, the switching transistors were provided with a slower driving circuit to avoid too sharp switching #### III. PHI E-UNIT THERMAL REQUIREMENTS PHI E-Unit thermal design is driven by the stringent requirements of the components and the thermal environment of the unit, both conductive and radiative. The nominal operational temperature range of the components given by the manufacturers in their data sheets must be derated following European Cooperation for Space Standardization (ECSS) standards [11], as required by ESA. In this regard, the derated temperature cannot be higher than 110 °C or $T_{\text{iunction}} - 40$ °C, whichever is lower. In addition to the derating of the temperature range, ECSS standards also require a $\pm 10$ °C margin to be applied to the results, in order to account for modeling and material properties uncertainties. Critical issues as radiation hardening [12], export control approval (e.g., international traffic in arms regulations, export administration regulation), long lead time (usually several months, and even a couple of years), components packaging limitation, soldering process qualification, etc. drive the space-qualified electronic components selection. Some of them are chosen from the European preferred parts The junction temperature allowable range of the most dissipating components of the different PCBs, once the derating rules are applied, are given in Table I for both operating and nonoperating conditions. In addition to the electronic components internal requirements, the satellite main contractor imposes a thermal requirement in terms of the way the heat is dissipated by the unit and is transferred to the spacecraft. In this way, the design must guarantee that not less than 80% of the dissipated power is transferred via heat conduction to the spacecraft panel, dissipating the remaining power through thermal radiation to the spacecraft cavity. ### IV. THERMAL LOADS AND BOUNDARY **CONDITIONS** The unit thermal loads are constituted by the power dissipated by the electronic components on the boards. The magnitude of these thermal loads depends on the working mode of the unit, which in turn depends on the system state and the orbital position. Since PHI is a set of two telescopes, two modes have been identified as design drivers for hot conditions: data acquisition (worst hot case for the PCM) and data processing (worst hot case for the DPU). For cold operational conditions, the instrument idle model is used. The total dissipation of each board for the three modes described earlier is shown in Table II. The dissipation on the PCM and the PCMR are identical as the PCMR is the redundant PCM, but these two boards never operate at the same time. For reasons of simplicity, only the to- TABLE I Components Junctions Allowable Temperature Range | | Components Junctions Al | | remperature | runge | | |-------|------------------------------------------|------------|-------------|------------|-----------| | | | | perational | | ational | | | | Rang | ge [ °C] | | [ °C] | | | Reference | Min | Max | Min | Max | | | Power MOSFET | <i></i> | 150 | 55 | 110 | | | (IRHN9150) | -55 | 150 | -55 | 110 | | | Common Mode Filter | -40 | 140 | -40 | 100 | | | Differential Mode Filter | -40 | 140 | -40 | 100 | | 1/R | Power MOSFET (IRHNJ57133SE) | -55 | 150 | -55 | 110 | | PCM/R | Transformer | -40 | 140 | -40 | 100 | | | Schottky rectifier | -55 | 150 | -55 | 110 | | | STPS1045CSHRB | | | | | | | Coupled inductor Voltage regulator | -40 | 140 | -40 | 100 | | | (ISL72991RHVF) | -55 | 150 | -55 | 110 | | | Voltage regulator | -55 | 150 | -55 | 110 | | | (RH1086BHK) | -33 | 150 | -33 | 110 | | | Voltage regulator (LM2941GWRLQMLV) | -55 | 150 | -55 | 110 | | | * * | | | | | | | LEON3-FT Processor | -65 | 150 | -50 | 110 | | | RTAX FPGA<br>Image Buffer SDRAM | -60<br>-65 | 150<br>150 | -50<br>-40 | 95<br>105 | | | Power 1.2V | -65 | 150 | -50 | 110 | | | Power 2.5V | -65 | 150 | -50 | 110 | | DPU | FPGA Xilinx V4-SX55 | -65 | 150 | -50 | 85 | | D | FPA Drivers | -65 | 150 | -50 | 110 | | | Working Memory<br>SDRAM | -65 | 150 | -40 | 105 | | | Power 1.5V | -65 | 150 | -50 | 110 | | | Power 1.8V | -65 | 150 | -50 | 95 | | | FPA Drivers | -65 | 150 | -50 | 110 | | | Voltage regulator | | 4.50 | | 440 | | | (RHFL4913A) | -65 | 150 | -65 | 110 | | 7) | Operational amplifier | -65 | 150 | -65 | 110 | | TTC | (RHF484) Differential line receiver | 0.5 | 150 | 05 | 110 | | | (DS90C032) | -65 | 150 | -65 | 110 | | | Transistor (2N5666S) | -55 | 200 | -55 | 110 | | | Power MOSFET | -55 | 150 | -55 | 110 | | | (IRHF7130) | 55 | 130 | 33 | 110 | | | Power MOSFET (IRHF9130) | -55 | 150 | -55 | 110 | | | | 55 | 125 | 45 | 05 | | | FPGA RTAX2000SL<br>Operational amplifier | -55 | 135 | -45 | 95 | | ا م ا | (RH1499) | -55 | 150 | -45 | 110 | | THD | Operational amplifier | -65 | 150 | -55 | 110 | | AN | (ISL70417) | -03 | 130 | -55 | 110 | | | Voltage regulator<br>(RHFL4913A) | -55 | 150 | -45 | 110 | | | Differential line driver | 55 | 150 | 15 | 110 | | | (UT54LVDS031) | -55 | 150 | -45 | 110 | | | Differential line receiver | -55 | 150 | -45 | 110 | | | (UT54LVDS032)<br>DC/DC (SMTR2812D) | -55 | 125 | -45 | 85 | | | | 33 | 123 | 15 | 00 | | | Operational amplifier (RH1014M) | -65 | 150 | -65 | 85 | | HVPS | Power transistor | 65 | 200 | 65 | 110 | | H | (2N5666) | -65 | 200 | -65 | 110 | | | Optocouplers | -40 | 100 | -40 | 60 | | | (Micropak 66353) | | | | | tal dissipation of each board has been included in the table. Nevertheless, for the numerical simulations described in the following sections, the power dissipation of the most dissipating components were considered individually (those TABLE II Power Consumption | | | Dissipation [W] | | |-------|------------------|-----------------|-----------------| | ĺ | Data Acquisition | Data Processing | Instrument Idle | | PCM | 13.45 | 11.38 | 8.29 | | PCMR | 13.45 | 11.38 | 8.29 | | DPU | 12.4 | 14.3 | 4.46 | | TTC | 2.07 | 0.0 | 0.0 | | AMHD | 2.48 | 1.76 | 1.45 | | HVPS | 1.67 | 0.0 | 0.0 | | TOTAL | 31.9 | 27.5 | 14.2 | TABLE III Extreme Environmental Conditions | | 0.28 AU | 0.92 AU | |---------------------------|---------|---------| | Radiative Environment | 50 °C | -20 °C | | Conductive IF (baseplate) | 50 °C | -20 °C | listed in Table I), and the remaining power dissipation of each PCB was uniformly distributed on the board. 245 247 249 252 253 254 256 260 264 265 268 269 270 274 The values in the table were determined after an iterative process of temperature calculation and power consumption determination because the dissipation of some of the components depends in turn on their temperature levels. As described in Section II, the unit has a redundant power converter in case the main power converter fails. Each mode has been analyzed with nominal and redundant PCM boards ON and OFF, respectively, and vice versa. The distance of the spacecraft from the Sun together with the thermal management of the spacecraft, drive the boundary conditions. This is translated into the temperatures of the radiative and conductive interfaces. The worst hot and cold operational conditions are given at perihelion, 0.28 AU, and at the aphelion, 0.92 AU, of the science orbits, respectively. The conditions of the environment during operational phases are given in Table III. This table includes only the two environments presented in this paper, but more mission scenarios were studied. #### V. GEOMETRICAL AND MATHEMATICAL MODEL Following the common procedures used in space analysis, a geometrical mathematical model (GMM) and a thermal mathematical model (TMM) of the E-Unit were set up to compute temperatures and heat fluxes through the interfaces (see [13] and [14]). Although the heat equation is often solved by using finite elements methods (see [15] and [16]) or analytical methods [17], in the space field the lumped-parameter method (LPM) is the most widely used (see [13] and [14]). In the LPM, the system is divided into a number of isothermal elements called thermal nodes, and the temperatures are obtained by solving the ordinary differential equations system shown as follows, which is in 241 17:43 Fig. 3. Electronic components main thermal resistances model concept. fact the energy equation applied to each node ieeejats-itae.cls $$m_i c_i \frac{dT_i}{dt} = \dot{Q}_i + \sum_{j=1}^n GL_{ij} \left( T_j - T_i \right) + \sum_{j=1}^n GR_{ij} \sigma \left( T_j^4 - T_i^4 \right). \tag{1}$$ In (1), $m_i$ is the mass of the node i, $c_i$ its specific thermal capacity, and $\dot{Q}_i$ its internal dissipation. Regarding the thermal couplings between nodes, $GL_{ij}$ is the conductive (linear) thermal coupling between nodes i and j, which depends on the geometry, the thermal conductivity of the materials, and the thermal contact conductance, and $GR_{ij}$ the radiative exchange factor between nodes i and j, which depends on the geometry of the different surfaces involved in the infrared thermal radiation exchange, and on their infrared emissivity. The determination of these two couplings matrices is one of the most demanding tasks in thermal modeling, and requires the knowledge of a thermal engineer, even if a software tool is used. The TMM of PHI E-Unit consists of 4570 thermal nodes. All the nodes have a geometrical representation to compute the thermal radiation exchange factor, with the exception of the electronic components junctions. The model includes the housing of the unit, the boards, and the most significant electronic components in terms of power dissipation. The electronic components are the most sensitive elements of the unit. Furthermore, it is in the electronic components where the fulfillment of the requirements has to be verified. For this reason, each electronic component with a significant dissipation was modeled by means of two thermal nodes: a nongeometrical junction node and a geometrical case node (see [18]–[21]), as shown in Fig. 3. Thermal conduction between case and board, between junction and case, and between junction and board were considered through the thermal resistances junction-to-case $R_{jc}$ , case-to-board $R_{cb}$ , and junction-to-board $R_{jb}$ , respectively, obtained from the components datasheets and their mounting concept (for instance taking into account how the components were glued or soldered). The boards were divided into elements of about 10 mm × 10 mm each. As example, the PCM GMM is shown in Fig. 4. Even though the grid is uniform, the conductive thermal couplings between the elements of the boards are different, as they have been calculated on the basis of the number of copper layers of the board (between 6 and 18) and copper distribution on each layer [22]–[24]. The thermo-optical (infrared emissivity) and physical Fig. 4. GMM of the PCM board. TABLE IV Thermo-Optical Properties | Element | | Surface finish | l | IR Emissivity | |-------------------------|---|-------------------|---|---------------| | Box, Frames, Stiffeners | 1 | PUK black paint | I | 0.88 | | PCBs | 1 | Conformal Coating | ľ | 0.7 | TABLE V Material Properties | Material | k [W/mK] | $\rho$ [kg/m $^3$ ] | l | c [J/kgK] | |--------------|----------|---------------------|---|-----------| | AA7075 T7351 | 155 | 2800 | I | 960 | | Copper | 390 | 8964 | I | 393 | | Polyimide | 0.25 | 1850 | I | 1200 | | Silicon Chip | 105 | 2326 | l | 785 | properties (thermal conductivity, density, and specific heat capacity) used for the analysis are given in Tables IV and V, respectively. The values are given at room temperature but in the expected temperature range the variation of the physical properties are not significant. For this reason in the analyses they are considered constant. #### VI. THERMAL VACUUM TEST Following the normal procedure in space projects defined by the standards ECSS, the design of the E-Unit was verified by means of thermal vacuum tests [25]. Three different tests were carried out during the different phases of the unit development. The first tests were performed on the so-called structural thermal model, a model representative of the flight unit in terms of physical properties, materials, center of gravity, moment of inertia, and power dissipation. Second, a qualification test was carried out on the qualification model (QM). Finally, an acceptance test was performed on the flight model, together with the optics unit and harness, right before the delivery of the instrument for its integration on the spacecraft. Fig. 5 shows a picture of the E-Unit QM thermal test mounted on the thermal vacuum chamber mounting plate. The unit was tested in the thermal vacuum chamber of the IDR/UPM [26]. The dissipation cases studied in the TMM and previously mentioned in Table II were tested. The model was equipped with 30 temperature sensors to monitor the temperatures of the relevant parts of the unit. The QM test was a 351 352 354 356 358 359 360 361 362 363 364 365 366 368 369 370 371 372 373 374 375 377 17:43 Fig. 5. PHI E-Unit QM on the mounting plate of the thermal vacuum Fig. 6. PHI E-Unit QM temperature evolution during the qualification functional test, where the E-Unit was switched ON and OFF several times and the different modes were evaluated during the test to verify the proper functioning of the equipment. A profile showing the temperature of the sensors and the pressure level during the test is shown in Fig. 6 for one of the test campaigns. The temperatures read during the test were found to be within $\pm 4$ °C error for the structural parts and up to $\pm 8$ °C error for the components. The thermal model described in Section V was correlated with the data measured during the test. The modelto-test correlation method based on the Jacobian matrix [27] was applied for this purpose. The correlation was done over the thermal contact conductances estimated during the design process. The average contact conductance between the PCBs and the frames was found to be around $200 \text{ W m}^{-2} \text{K}^{-1}$ . #### VII. ANALYSES RESULTS The thermal model was run for the extreme operational cases described in Table III. It was iterated and updated in different ways. First, as already said, the power dissipation was updated based on the model results to take into account the components temperature dependence. Second, the model was updated with the results of the model-to-test correlation, and third, all along the design phase the design was iterated until reaching a solution adequate for most electronics components. During this iterative process, it was found that the most dissipating element, the field-programmable gate array (FPGA), with the initial design, reached temperatures above its allowable limit. To solve this problem, the design of the TABLE VI PCMR Junction Temperatures for Data Acquisition Mode | | Opera | tional | | odel | |------------------------------------------|-------|--------|---------|-----------| | D 6 | | [ °C] | | ts [ °C] | | Reference | Cold | Hot | Nominal | Redundant | | Power MOSFET #1<br>(IRHN9150) | -55 | 110 | 63 | 70 | | Power MOSFET #2<br>(IRHN9150) | -55 | 110 | 63 | 70 | | Common Mode Filter | -40 | 100 | 63 | 70 | | Differential Mode<br>Filter #1 | -40 | 100 | 63 | 69 | | Differential Mode<br>Filter #2 | -40 | 100 | 63 | 71 | | Power MOSFET #1<br>(IRHNJ57133SE) | -55 | 110 | 63 | 75 | | Power MOSFET #2<br>(IRHNJ57133SE) | -55 | 110 | 63 | 75 | | Transformer | -40 | 100 | 63 | 75 | | Schottky rectifier #1 (STPS1045CSHRB) | -55 | 110 | 63 | 75 | | Schottky rectifier #2<br>(STPS1045CSHRB) | -55 | 110 | 63 | 76 | | Schottky rectifier #3<br>(STPS1045CSHRB) | -55 | 110 | 63 | 72 | | Schottky rectifier #4 (STPS1045CSHRB) | -55 | 110 | 63 | 83 | | Schottky rectifier #5 (STPS1045CSHRB) | -55 | 110 | 63 | 82 | | Coupled inductor | -40 | 100 | 63 | 72 | | Voltage regulator #1<br>(ISL72991RHVF) | -55 | 110 | 64 | 83 | | Voltage regulator #1<br>(RH1086BHK) | -55 | 110 | 64 | 83 | | Voltage regulator #2<br>(RH1086BHK) | -55 | 110 | 64 | 86 | | Voltage regulator #3 (RH1086BHK) | -55 | 110 | 64 | 81 | | Voltage regulator #2<br>(ISL72991RHVF) | -55 | 110 | 63 | 85 | | Voltage regulator<br>(LM2941GWRLQMLV) | -55 | 110 | 64 | 94 | DPU module was modified. First, it was necessary to move this highly dissipating element closer to the edge of the board, to ease heat conduction to the frame. Initially, the FPGAs were placed around the center of the board, at almost 48 mm from the frame. In the final design, the distance, which is the minimum possible, is around 5 mm. An additional copper layer of 35 $\mu$ m was added in the areas in contact with the frame [28] in order to maximize the thermal contact conductance between board and frame. Furthermore, it was also necessary to locally increase the thickness of the frame stiffeners in the area of the FPGA in order to enhance heat conduction. This way, it acted as a thermal doubler. With all these modifications the operating temperature of the FPGA was reduced from 95 °C to 85 °C. in its worst case (see Table VII). 382 383 387 391 393 395 401 402 In the PCM and PCMR boards, the copper layouts were also modified to achieve a better conduction of the heat to the frame. Special attention was paid in the area of the DC/DC converter, where the diodes and the MOSFETs temperatures were critical. Based on this fact, the layout of the PCB was designed taking into account the thermal results as well as the frame. The contact area with the frame around these components was increased to permit the cor- TABLE VII DPU Junction Temperatures for Data Acquisition Mode | | Operational<br>Range [ °C] | | | odel<br>ts [ °C] | |-----------------------|----------------------------|-----|----|------------------| | Reference | Cold | Hot | | Redundant | | LEON3-FT Processor | -55 | 110 | 80 | 82 | | FPGA RTAX2000 | -50 | 95 | 82 | 84 | | Image Buffer #1 SDRAM | -40 | 105 | 77 | 78 | | Image Buffer #2 SDRAM | -40 | 105 | 74 | 76 | | POL-Regulator 1.2 V | -50 | 110 | 82 | 84 | | POL-Regulator 2.5 V | -50 | 110 | 75 | 77 | | FPGA Xilinx V4SX55 #1 | -50 | 85 | 84 | 85 | | FPGA Xilinx V4SX55 #2 | -50 | 85 | 79 | 81 | | FPA Drivers | -55 | 110 | 69 | 71 | | SDRAM Memory | -40 | 105 | 78 | 80 | | LDO-Regulator 1.5 V | -50 | 110 | 86 | 88 | | LDO-Regulator 1.8 V | -50 | 95 | 76 | 78 | | Image Buffer #3 SDRAM | -40 | 105 | 76 | 78 | | Image Buffer #4 SDRAM | -40 | 105 | 74 | 76 | | FPA Drivers | -55 | 110 | 69 | 71 | Fig. 7. PHI E-Unit. Data processing redundant case. rect evacuation of the heat. This modification decreased the temperature of the component from $84\,^{\circ}\text{C}$ to $75\,^{\circ}\text{C}$ (see Table VI). Another problem was found with the optocouplers of the HVPS board. In this case, the elements dissipate a negligible amount of power, and the violation of the requirement was due to the application of the de-rated margins. The maximum allowed temperature after the de-rating was below the environmental condition in the hot case. Due to the noncriticality of these elements, a request for deviation was raised to ESA, who accepted this noncompliance. The complete temperature maps were obtained for all boards and housing for the different modes defined in Table I with the nominal and redundant PCM. For brevity, only the results for the two most critical boards and load cases are presented in this paper: the PCMR during the data acquisition mode and the DPU during the data processing mode. The results correspond to the final configuration achieved after the design iterations and the correlation with the thermal vacuum tests. The temperature map of the unit housing for data processing mode is shown in Fig. 7. Regarding the boards, Fig. 8 shows the temperature map of the PCMR board, and Fig. 9 the DPU, two of the most Fig. 8. PCMR. Hot data acquisition redundant case. Fig. 9. DPU. Hot data processing case. TABLE VIII Heat Through the Interfaces | | | [W] | | % | |------------|---|------|---|-------| | Conductive | | 25.9 | | 83.7 | | Radiative | 1 | 5.0 | I | 16.3 | | Total | | 30.9 | - | 100.0 | critical boards. Since the junction nodes of the components are not geometrically represented, Tables VI and VII show the results obtained at this level. As can be seen, all the elements are within their appropriate working margins. The results obtained from the thermal analysis were used for the thermo-elastic analysis of the unit. All deformations were within the allowable values and no major problem was found in this regard. From the analyses, the heat rejection paths were evaluated. Thus, Table VIII shows the heat transferred through each interface in the data acquisition nominal case. It can be seen that in this mode most of the heat is conducted through the baseplate (83.7%) whereas only 16.3% is radiated to the spacecraft enclosure. This fact meets the thermal requirement imposed by the satellite main contractor described in Section III. #### VIII. CONCLUSION The thermal design and performance of ESA Solar Orbiter PHI E-Unit has been presented. The TMM proved to be a reliable source for analyses. Many iterations were made involving both the thermal and electronics subsystems to fix the problems encountered during the design process. 17:43 The thermal vacuum test (see Section VI) showed that the TMM was in line with the test data. Only small variations of the contact conductance between the frames and the boards were needed to update the mathematical model. #### ACKNOWLEDGMENT The authors would like to thank all the members of the PHI team involved in the development of PHI E-Unit. #### REFERENCES 446 447 448 449 451 452 455 457 458 477 478 479 480 481 493 - European Space Agency Solar orbiter Accessed: May 30, 2018. [Online]. Available: http://sci.esa.int/solar-orbiter/, Accessed: Apr. 2019. - 459 [2] S. P. Rawal, D. M. Barnett, and D. E. Martin 460 Thermal management for multifunctional structures 461 IEEE Trans. Adv. Packag., vol. 22, no. 3, pp. 379–383, Aug. 462 1999. - [3] L. Varizat, G. Sou, M. Mansour, and D. Alison A low temperature 0.35 μm CMOS technology BSIM3.3 model for space instrumentation: Application to a voltage reference design IEEE Trans. Aerosp. Electron. Syst., vol. 33, no. 8, pp. 24–29, - 468 Aug. 2018. 469 [4] L. Del Castillo *et al*. 470 Flexible electronic assemblies for space applications 471 *IEEE Aerosp. Electron. Syst. Mag.*, vol. 25, no. 6, pp. 25–29, 472 Jun. 2010. - P. Bauer Computer simulation of satellite electric power systems *IEEE Trans. Aerosp. Electron. Syst.*, vol. AES-5, no. 6, pp. 934–942, Nov. 1969. - [6] A. Ali, M. R. Mughal, H. Ali, L. M. Reyneri, and M. N. Aman Design, implementation, and thermal modeling of embedded reconfigurable magnetorquer system for nanosatellites *IEEE Trans. Aerosp. Electron. Syst.*, vol. 51, no. 4, pp. 2666– 2679, Oct. 2015. - T. Mccarron and S. Tustain Developing a standardized approach for the thermal analysis of spacecraft electronics In Proc. 48th Int. Conf. Environmental Syst., Jul. 2018, pp. 1–12. - pp. 1–12. J. L. Scialdone, J. J. Clatterbuck, and C. H. Wall Thermal conductance of two interface materials and their application in space systems NASA Goddard Space Flight Center, Washington, DC, USA, Tech. Rep. 104554, Mar. 1992. PUK Conductive Black Polyurethane Paint. MAP Revetements et - [9] PUK Conductive Black Polyurethane Paint, MAP Revetements et peintures, rev. 3.0, Jan. 2008. - 494 [10] European Cooperation for Space Standardizarion Electromagnetic compatibility 496 2012, ECSS Standard: Electromagnetic Compatibility (ECSS-497 E-ST-20-07C Rev 1), ESA Requirements and Standards Division, 2012. - [11] European Cooperation for Space Standardizarion Derating EEE components ECSS Standard: Derating EEE components (ECSS-Q-ST-30-11C Rev 1), ESA Requirements and Standards Division, 2011. - J. R. Srour and J. M. Mac Garrity Radiation effects on microelectronics in space Proc. IEEE, vol. 76, no. 11, pp. 1443–1469, Nov. 1988. [13] D. Gilmore Spacecraft Thermal Control Handbook. Volume 1: Fundamental Technologies. El Segundo, CA, USA: Aerospace Press, 2002 508 509 510 513 514 517 518 519 521 522 523 524 525 526 527 528 530 531 532 533 534 535 536 537 539 540 541 543 544 545 546 548 549 550 551 552 553 554 555 556 557 558 559 561 562 563 566 567 569 570 571 572 - [14] J. Meseguer, I. Pérez-Grande, and A. Sanz-Andrés Spacecraft Thermal Control. Amsterdam, The Netherlands: Elsevier, 2012. - [15] H. Jia Tzer and L. Vu-Quoc A rational formulation of thermal circuit models for electrothermal simulation. I. Finite element method IEEE Trans. Circuits Syst. I, Fundamental Theory Appl., - vol. 43, no. 9, pp. 721–732, Sep. 1996. M. Norhisham *et al.* - Thermal analysis on PCB using Galerkin approach In *Proc. 4th Int. Conf. Modeling, Simul. Appl. Optim.*, 2011, pp. 2–7. - [17] M. Janicki, G. De Mey, and A. Napieralski Thermal analysis of layered electronic circuits with Green's functions *Microelectron. J.*, vol. 38, no. 2, pp. 177–184, 2007. - D. Petitjean, P. Pourbaix, P. Lybaert, A. Sturbois, and E. Filippi Thermal design of high density PCB assemblies for space applications In *Proc. 5th Eur. Space Power Conf.*, no. Sep., 1998, pp. 407– - [19] Y. A. Cengel et al. Heat Transfer: A Practical Approach. New York, NY, USA: McGraw-Hill, 2003. 413. [20] - G. Ellison Thermal analysis of circuit boards and microelectronic components using an analytical solution to the heat conduction equation in Proc. 12th Annu. IEEE Semiconductor Thermal Meas. Man- - age. Symp., 1996, pp. 144–150. V. B. Dutta Junction-to-case thermal resistance-still a myth? In Proc. 4th IEEE Semiconductor Thermal Temp. Meas. Symp., 1988, pp. 8–11. - [22] T. F. Leniczyk, B. Mack, J. R. Culham, and M. M. Yovanovich PCB trace thermal analysis and effective conductivity in *Proc. 7th IEEE Semiconductor Thermal Temp. Meas. Symp.*, 1991, pp. 15–22. - [23] K. Azar Experimental determination of thermal conductivity of printed wiring boards in *Proc. 12th IEEE Semiconductor Thermal Temp. Meas. Symp.*, 1996, pp. 169–182. - [24] V. P. Manno, N. R. Kurita, and K. Azar Experimental characterization of board conduction effects In *Proc. 9th IEEE Semiconductor Thermal Temp. Meas. Symp.*, 1993, pp. 127–135. - [25] European Cooperation for Space Standardizarion Testing , ECSS Standard: Testing (ECSS-E-ST-10-03C), ESA Requirements and Standards Division, 2012. - [26] Instituto de Microgravedad Ignacio da Riva Universidad Politecnica de Madrid, "Testing." Accessed: May 30, 2018. [Online]. Available: http://www. idr.upm.es/instalaciones/instalaciones.html, Accessed: Apr. 2019. - [27] I. Torralbo, I. Perez-Grande, A. Sanz-Andres, and J. Piqueras Correlation of spacecraft thermal mathematical models to reference data Acta Astronautica, vol. 144, pp. 305–319, 2018. - [28] N. P. Semena and A. A. Konovalov Using PCB layout for maintenance of a thermal mode in very large-scale integrated circuits of space-application electronic blocks Thermophysics Aeromechanics, vol. 13, no. 1, pp. 103–110, 575 2006. **Ignacio Torralbo** is working toward the Ph.D. degree at Escuela Técnica Superior de Igeniería Aeronáutica y del Espacio, Universidad Politécnica de Madrid, Madrid, Spain. He is currently a Teaching Assistant with Escuela Técnica Superior de Igeniería Aeronáutica y del Espacio, Universidad Politécnica de Madrid, Madrid, Spain. He is part of the Thermal Engineering Team of PHI of Solar Orbiter ESA Mission and worked as thermal engineer in many other projects such as Euclid, ExoMars Raman Laser Laboratory, International Berthing and Docking Mechanism and many more. He is also in charge of the thermal testing at the Instituto Universitario de Microgravedad "Ignacio Da Riva" TVAC facility. **Isabel Pérez-Grande** received the M.Sc. degree in aeronautical engineering, in 1993, and the Ph.D. degree in aeronautical engineering, in 2001, from the Universidad Politécnica de Madrid, Madrid, Spain. She is currently a Full Professor with the Department of Fluids Mechanics and Aerospace Propulsion, Universidad Politécnica de Madrid. With 25 years of experience, her research interests include space systems thermal design and analysis, mainly of science instruments. **José Luis Gasent-Blesa** (M'12) was born in Llíria (Valencia), Spain. He received the M.Sc. degree in telecommunication engineering from the Polytechnic University of Valencia, Valencia, Spain, in 1999, the M.A.Sc. degree in electronic engineering from the University of Valencia, Valencia, Spain, in 2009, and the M.Sc. degree in innovation and internationalization from the Polytechnic University of Valencia, Valencia, Spain, in 2017. His employment experience includes more than 15 years involved in space payload development for different missions. He is currently the Project Manager of the PHI instrument (for Solar Orbiter satellite) and of IMaX+ instrument (for SUNRISE III mission) with the University of Valencia. His research interests include space systems, reliability, and power electronics. **Javier Piqueras** received the B.Sc. degree in aerospace engineering and the M.Sc. degree in space systems from the Polytechnic University of Madrid, Madrid, Spain. He is currently working toward the Ph.D. degree at Universidad Politécnica de Madrid. He is currently a Teaching Assistant with Universidad Politécnica de Madrid. He has worked as a thermal engineer with Instituto Universitario de Microgravedad "Ignacio Da Riva" on different missions, such as PHI Solar Orbiter, Athena X-IFU, and Sunrise-3. He was awarded with an FPU grant from the Spanish Ministerio de Educación, Cultura y Deporte. His research interest includes thermal modeling and thermal testing. ieeejats-itae.cls Esteban Sanchis-Kilders (M'00-SM'14) was born in Valencia, Spain, in 1967. He received the M.Sc. degree in physics, with specialization in electronics, and the Ph.D. degree in electronic engineering from the University of Valencia, Valencia, Spain, in 1990 and 1997, respectively. His employment experience includes one year with GH Industrial S.A. and two years with the Power Conditioning Section of the European Space Agency (Noordwijk, The Netherlands). Since 1997, he has been with the University of Valencia, where since 2016 he has been a Full Professor. He is also a member of the Laboratory of Industrial Electronics and Instrumentation. His research interests include space power electronics, magnetism control, and industrial applications. Pedro Rodríguez was born in Sevilla, Spain. He received the M.Sc. degree in industrial engineering from the Polytechnic University of Valencia, Valencia, Spain, in 2001, and the M.Eng. degree in project management from the Polytechnic University of Valencia, Valencia, Spain, in 2009. His employment experience includes more than 15 years involved in space payload development as a mechanical engineer (SUNRISE, Solar Orbiter, and ASIM missions). His research interests include mechanical design and analysis, thermal design, and system engineering. Antonio López was born in Crdoba, Spain, in 1957. He received the M.Sc. degree, with specialization in electronics, and the Ph.D. degree in physics from the University of Granada, Granada, Spain, in 1979 and 2006, respectively. Since 1981, he has been with Instituto de Astrofsica de Andaluca (CSIC) in Granada, where he is currently the staff of Solar System Department. His experience includes more the 20 years developing instruments as payloads in space mission. He has been the Project Manager of the E-Unit of IMaX, aboard SUNRISE I and II missions, SOPHI on board of Solar Orbiter and, currently, is a System Engineer in IMaX+. His research interests include space systems based on FPGAs, analog control, and space microcontroller application.