Loading [MathJax]/extensions/MathMenu.js
Graph-Constrained Sparse Performance Modeling for Analog Circuit Optimization via SDP Relaxation | IEEE Journals & Magazine | IEEE Xplore

Graph-Constrained Sparse Performance Modeling for Analog Circuit Optimization via SDP Relaxation


Abstract:

In this paper, a graph-constrained sparse performance modeling method is proposed for analog circuit optimization. It builds sparse polynomial models constrained by an ac...Show More

Abstract:

In this paper, a graph-constrained sparse performance modeling method is proposed for analog circuit optimization. It builds sparse polynomial models constrained by an acyclic graph. These models can be used to solve analog optimization problems within local design spaces by using convex semidefinite programming relaxation both efficiently and robustly. Our numerical examples demonstrate that the proposed modeling and optimization method can quickly and accurately converge to a superior solution for analog circuits while the conventional method fails to work.
Page(s): 1385 - 1398
Date of Publication: 18 June 2018

ISSN Information:

Funding Agency:


Contact IEEE to Subscribe

References

References is not available for this document.