Loading web-font TeX/Main/Regular
A 2 mW, 50 dB DR, 10 MHz BW 5- Interleaved Bandpass Delta-Sigma Modulator at 50 MHz IF | IEEE Journals & Magazine | IEEE Xplore

A 2 mW, 50 dB DR, 10 MHz BW 5 \times Interleaved Bandpass Delta-Sigma Modulator at 50 MHz IF


Abstract:

A 2 mW 50 dB-DR 10 MHz-BW bandpass (BP) delta-sigma (ΔΣ) modulator for a digital-IF receiver is presented. It is based on a power-efficient time-interleaved (TI) architec...Show More

Abstract:

A 2 mW 50 dB-DR 10 MHz-BW bandpass (BP) delta-sigma (ΔΣ) modulator for a digital-IF receiver is presented. It is based on a power-efficient time-interleaved (TI) architecture, which uses a recursive loop and a feed-forward topology. To further improve its power-efficiency, the ADC employs inverter-based OTAs with the help of auxiliary inverters for extra gain. A 0.55 mm2 chip is fabricated in a 0.18 μm CMOS process. Measurements show that the prototype five-path TI BP ΔΣ modulator achieves 50 dB DR and 46 dB SNDR with 10 MHz bandwidth at 50 MHz IF while dissipating only 2 mW.
Published in: IEEE Transactions on Circuits and Systems I: Regular Papers ( Volume: 62, Issue: 1, January 2015)
Page(s): 80 - 89
Date of Publication: 30 September 2014

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.