Loading web-font TeX/Math/Italic
10-Gb/s 0.13-- CMOS Inductorless Modified-RGC Transimpedance Amplifier | IEEE Journals & Magazine | IEEE Xplore

10-Gb/s 0.13- \mu{\rm m} CMOS Inductorless Modified-RGC Transimpedance Amplifier


Abstract:

This paper presents an inductorless 0.13- μm CMOS TIA structure that is a modified version of a regulated cascode (RGC) TIA. An immittance converter is incorporated to re...Show More

Abstract:

This paper presents an inductorless 0.13- μm CMOS TIA structure that is a modified version of a regulated cascode (RGC) TIA. An immittance converter is incorporated to reduce power consumption while increasing transimpedance gain. Measured 3-dB bandwidth is 7 GHz, sufficient for 10-Gb/s operation, in the presence of 250 fF capacitance at the TIA input, representative of typical CMOS photodiode capacitance. The transimpedance gain of the single-stage TIA is 50 dBΩ, and the group-delay variation is less than ±19 ps over the 3-dB bandwidth. The circuit occupies an active area of 180 μm×90 μm and consumes 7 mW from a 1.5-V supply. The measured average input-referred current noise of the TIA is 31 pA/√{Hz}. Simulations and analysis show that the proposed single-stage TIA architecture is capable of achieving improvement in the transimpedance limit over a single-stage RGC TIA designed for the same data rate and the same input photodiode capacitance. A comparison of measurement results to published TIAs also demonstrates the competitive performance of the proposed TIA in terms of the TIA transimpendance gain, bandwidth, area, and power consumption.
Page(s): 1971 - 1980
Date of Publication: 17 July 2015

ISSN Information:

Funding Agency:


Contact IEEE to Subscribe

References

References is not available for this document.