Loading [a11y]/accessibility-menu.js
A Low-Noise CMOS Image Sensor With Digital Correlated Multiple Sampling | IEEE Journals & Magazine | IEEE Xplore

A Low-Noise CMOS Image Sensor With Digital Correlated Multiple Sampling


Abstract:

This paper presents a low noise CMOS image sensor using conventional 3T active pixel with Nwell/Psub diode as photo detector. Both fixed pattern noise (FPN) and temporal ...Show More

Abstract:

This paper presents a low noise CMOS image sensor using conventional 3T active pixel with Nwell/Psub diode as photo detector. Both fixed pattern noise (FPN) and temporal noise are suppressed by the proposed digital correlated multiple sampling (DCMS) technology. FPN and temporal noise from pixel, buffer circuit, and column-parallel ADC are analyzed in detail, and the total noise with DCMS is derived. General expression of 1/f noise with correlated multiple sampling is given, illustrating impact of delay time in DCMS. Output noise of image sensor, frame rate, power, and area are affected by order and oversampling ratio of sigma-delta ADC, which are discussed for practical design. A prototype CMOS image sensor with 800×600 pixel array and second-order incremental sigma-delta ADCs is implemented with the 0.35-μm standard CMOS process. Measurement results of the implemented image sensor show a column FPN of 0.009%, an input referred noise of 3.5 erms-, and a dynamic range of 84 dB with oversampling ratio of 255. This indicates that image sensor with low noise can be achieved by DCMS without the CIS process and column amplification.
Published in: IEEE Transactions on Circuits and Systems I: Regular Papers ( Volume: 65, Issue: 1, January 2018)
Page(s): 84 - 94
Date of Publication: 20 July 2017

ISSN Information:

Funding Agency:


References

References is not available for this document.