Delay-Line-Based Analog-to-Digital Converters | IEEE Journals & Magazine | IEEE Xplore

Delay-Line-Based Analog-to-Digital Converters


Abstract:

We will introduce a design of analog-to-digital converters (ADCs) based on digital delay lines. Instead of voltage comparators, they convert the input voltage into a digi...Show More

Abstract:

We will introduce a design of analog-to-digital converters (ADCs) based on digital delay lines. Instead of voltage comparators, they convert the input voltage into a digital code by delay lines and are mainly built on digital blocks. This makes it compatible with process scaling. Two structures are proposed, and tradeoffs in the design are discussed. The effects of jitter and mismatch are also studied. We will present two 4 bit, 1 GS/s prototypes in 0.13 mum and 65 nm CMOS processes, which show a small area (0.015 mm2) and small power consumption (<2.4 mW).
Page(s): 464 - 468
Date of Publication: 16 June 2009

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.