Loading [a11y]/accessibility-menu.js
Design and Stability Analysis of a Low-Voltage Subharmonic Cascode FET Mixer | IEEE Journals & Magazine | IEEE Xplore

Design and Stability Analysis of a Low-Voltage Subharmonic Cascode FET Mixer


Abstract:

A novel biasing scheme to realize a low-voltage subharmonic cascode FET mixer is presented. The proposed biasing requires a low supply voltage and effectively facilitates...Show More

Abstract:

A novel biasing scheme to realize a low-voltage subharmonic cascode FET mixer is presented. The proposed biasing requires a low supply voltage and effectively facilitates the generation of the second harmonic of the local oscillator (LO) signal for subharmonic mixing. Hence, the proposed subharmonic mixer (SHM) exhibits competitive performance at a lower supply voltage compared with conventional SHMs. Additionally, the large-signal stability analysis is performed to predict and eliminate the potential parametric oscillations. An experimental prototype with a radio frequency of 900 MHz and an LO frequency of 400 MHz is realized to operate at a supply of 1 V only. By applying an LO power of -4 dBm, the mixer achieves a conversion gain of 12 dB, third-order input intercept point of -11 dBm, single-sideband noise figure of -7 dB, and a power consumption of 12 mW.
Page(s): 153 - 157
Date of Publication: 10 February 2012

ISSN Information:


References

References is not available for this document.