Bandwidth Compensation Technique for Digital PLL | IEEE Journals & Magazine | IEEE Xplore

Bandwidth Compensation Technique for Digital PLL


Abstract:

This brief presents a technique for compensating the bandwidth variation of digital phase-locked loops (PLLs) arising due to process, voltage and temperature (PVT) variat...Show More

Abstract:

This brief presents a technique for compensating the bandwidth variation of digital phase-locked loops (PLLs) arising due to process, voltage and temperature (PVT) variation induced changes in loop parameters. For a digital PLL with a bang-bang phase detector, the bandwidth also depends on the phase noise level present at the input of the phase detector. The presented technique also compensates for the bandwidth variations induced by variations in phase noise power. The compensation technique is verified by a MATLAB model and transistor-level transient noise simulations.
Published in: IEEE Transactions on Circuits and Systems II: Express Briefs ( Volume: 63, Issue: 11, November 2016)
Page(s): 1044 - 1048
Date of Publication: 29 March 2016

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.