Describing Methods for High-level Synthesis of Histogram Generation and Their Evaluation | IEEE Conference Publication | IEEE Xplore
Scheduled Maintenance: On Tuesday, 25 February, IEEE Xplore will undergo scheduled maintenance from 1:00-5:00 PM ET (1800-2200 UTC). During this time, there may be intermittent impact on performance. We apologize for any inconvenience.

Describing Methods for High-level Synthesis of Histogram Generation and Their Evaluation


Abstract:

To achieve high-performance and low-power simultaneously on an embedded image processing product, hardware implementation of high computational software processing is nee...Show More

Abstract:

To achieve high-performance and low-power simultaneously on an embedded image processing product, hardware implementation of high computational software processing is needed. The hardware development however is a large burden to the developer. High-level synthesis (HLS) automatically converting software into hardware can reduce the design burden significantly. To use HLS technology efficiently, software program must be described considering the hardware organization that HLS tool will generate. Histogram generation is one of the important primitives in image processing. In histogram generation, data dependency for reading and writing to the same address on the histogram hinders ideal pipelining by HLS tool. This paper shows a description method of histogram generation that can obtain more accurate results for existing software description method while HLS tool can achieve the ideal pipelining. Also, applying histogram generation using these methods to Otsu's automatic binarization, we clarify the effect of the proposed method in a real application.
Date of Conference: 28-31 October 2018
Date Added to IEEE Xplore: 24 February 2019
ISBN Information:

ISSN Information:

Conference Location: Jeju, Korea (South)

References

References is not available for this document.