# Aalborg Universitet



# Modular Online Uninterruptible Power System Plug'n'Play Control and Stability Analysis

Zhang, Chi; Coelho, Ernane A. A.; Guerrero, Josep M.; Quintero, Juan Carlos Vasquez

Published in: I E E E Transactions on Industrial Electronics

DOI (link to publication from Publisher): 10.1109/TIE.2016.2522383 10.1109/TIE.2016.2522383

Publication date: 2016

Link to publication from Aalborg University

Citation for published version (APA): Zhang, C., Coelho, E. A. A., Guerrero, J. M., & Quintero, J. C. V. (2016). Modular Online Uninterruptible Power System Plug'n'Play Control and Stability Analysis. *I E E E Transactions on Industrial Electronics*, *63*(6), 3765 -3776. https://doi.org/10.1109/TIE.2016.2522383, https://doi.org/10.1109/TIE.2016.2522383

#### **General rights**

Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

- Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
- You may not further distribute the material or use it for any profit-making activity or commercial gain You may freely distribute the URL identifying the publication in the public portal -

#### Take down policy

If you believe that this document breaches copyright please contact us at vbn@aub.aau.dk providing details, and we will remove access to the work immediately and investigate your claim.

# Modular Online Uninterruptible Power System *Plug 'n 'Play* Control and Stability Analysis

Chi Zhang, Student Member, IEEE, Ernane A.A. Coelho, Josep M. Guerrero, Fellow, IEEE, Juan C. Vasquez, Senior Member, IEEE.

*Abstract*—in this paper, a *plug'n'play* control strategy proposed for modular online UPS system is presented, which allows to plug the UPS modules in or out randomly. This provides a lower difficulty for the maintenance of the whole system. A two level control scheme was proposed, including local controllers to achieve active and reactive power sharing and central controllers to maintain synchronization capability, which allows the online UPS modular system having faster dynamic performance according to the standard IEC 62040-3. A detailed small signal mathematical model was developed in order to analyze the proposed modular online UPS system. Experimental results and data are presented to validate the stability analysis and support the proposed *plug'n'play* control feasibility.

*Index Terms*—modular online UPS system, phase control, stability analysis.

#### NOMENCLATURE

| 1                       | <b>TT 1</b>                                                |
|-------------------------|------------------------------------------------------------|
| $k_{pv\_sec}$           | Voltage proportional term in central controller            |
| k <sub>iv sec</sub>     | Voltage integer term in central controller                 |
| $k_{p\theta}^{-}_{sec}$ | Phase proportional term in central controller              |
| $k_{i\theta \ sec}$     | Phase integer term in central controller                   |
| $\Delta \bar{E_{mi}}$   | RMS voltage of DC/AC #i                                    |
| $\Delta E_{ri}$         | Amplitude reference of DC/AC #i                            |
| $\Delta \delta_{pi}$    | Phase angle of DC/AC $\#i$                                 |
| $\Delta \delta_{ri}$    | Phase reference of DC/AC #i                                |
| $\varDelta \delta_{oi}$ | Phase angle of output voltage of DC/AC #i                  |
| $\Delta Q_{avi}$        | Output reactive power of DC/AC #i                          |
| $k_{ph}$                | Phase regulation coefficient based on reactive             |
|                         | power                                                      |
| $\Delta E_{oi}$         | Output voltage of DC/AC #i                                 |
| $\omega_{fm}$           | Cutoff frequency of equivalent low pass filter for         |
| -                       | RMS calculation                                            |
| $k_{pp}$                | PLL proportional term                                      |
| $k_{ip}$                | PLL integral term                                          |
| $\Delta E_r$            | Matrix for amplitude reference                             |
| $K_{pv}$                | Matrix for voltage proportional term in central controller |
| $K_{iv}$                | Matrix for voltage integer term in central controller      |
| $\Delta E_m$            | Matrix for RMS voltage                                     |
| $\Delta E_{o}$          | Matrix for output voltage                                  |
| $\Delta L_0$            | munix for output voluge                                    |

C. Zhang, J. M. Guerrero, J. C. Vasquez are with Department of Energy Technology, Aalborg University, 9220 Aalborg, Denmark. (e-mail: <u>zhc@et.aau.dk</u>; joz@et.aau.dk; jug@et.aau.dk)

Ernane A.A. Coelho is with the Universidade Federal de Uberlandia, Uberlandia 38400-902, Brazil. (e-mail: <u>ernane@ufu.br</u>)

| Matrix for phase reference                                                             |
|----------------------------------------------------------------------------------------|
| Matrix for phase angle of DC/AC module                                                 |
| Matrix for phase proportional term in central                                          |
| controller                                                                             |
| Matrix for phase integer term in central controller                                    |
| Matrix for phase regulation coefficient                                                |
| Matrix for PLL proportional term                                                       |
| Matrix for PLL integral term                                                           |
| Matrix for output reactive power                                                       |
| Combined matrix of output voltage and phase                                            |
| d-axis component of output voltage of DC/AC #i                                         |
| 1 1 0                                                                                  |
| q-axis component of output voltage of DC/AC #i                                         |
| Matrix of output voltage dq component                                                  |
| d-axis component of reference voltage of DC/AC                                         |
| #i                                                                                     |
| q-axis component of reference voltage of DC/AC<br>#i                                   |
| Combined matrix of reference voltage and phase                                         |
| Matrix of reference voltage dq component                                               |
| nxn identity matrix                                                                    |
| Line impedance for DC/AC #i                                                            |
| Load impedance                                                                         |
| Line admittances for DC/AC #i                                                          |
| Line admittances                                                                       |
| Matrix for line and load impedance                                                     |
| Matrix for dq component of output current                                              |
| Line impedance for DC/AC #i                                                            |
| Reactive power oscillation of DC/AC #i                                                 |
| Matrix for dq component of output current                                              |
| Matrix for dq component of output current<br>Matrix for dq component of output voltage |
|                                                                                        |
| Reactive power after low pass filter of DC/AC #i                                       |
| Cutoff frequency of power low pass filter                                              |
| Matrix for virtual impedance                                                           |
| Matrix for virtual impedance in complex field                                          |
|                                                                                        |

## I. INTRODUCTION

NowDAYS a large number of advanced electric equipment, such as medical equipment, communication facilities and data centers, are penetrating into our daily life [1]. Online UPS system is becoming an effective equipment to solve the concerns about the power quality and reliability [2], [3]. In [4] and [5], a kind of poor power factor UPS structure is proposed using rectifier and battery as the DC source of the UPS while a PFC is chosen to form the DC side in order to enhance UPS power factor performance in [6] and [7]. For the sake of smaller current and voltage stress and multi-output functionality, structures based on dual active bridge (DAB) converter are presented in [8] and [9]. Compared with the aforementioned structures, modular parallel online UPS systems are receiving more and more attention due to their high flexibility [10]. Due to the physical parameters differences that may cause high circulating currents among the paralleled DC/AC modules, parallel algorithms, like those proposed in [11]-[31], are becoming essential technology in the implementation of a modular online UPS system. Active and reactive power sharing, voltage amplitude, frequency and phase are common basic elements that most of parallel control algorithms are taken into consideration in modular UPS systems.

By considering the existence of intercommunications, parallel technology can be categorized into two main groups [11]. With these critical communications among the modules, active and reactive power are well controlled and equally shared among different modules. For instance, centralized control [12], master-slave control [13], [14] and average load sharing control [15] are three of the main techniques that rely on inter-communications. However, these critical intercommunications bring about some serious issues, such as reduced reliability, robustness and modularity.

As a consequence, parallel control based on droop methods have been proposed [16]-[23]. Basic type of droop control (mainly a *P-controller* for power regulation) is proposed in [16]-[20]. Hereby, it is assumed that the output impedance of the DC/AC in the UPS is mainly inductive. Thus, the active power of each DC/AC module is calculated in order to modify its own output voltage frequency, while reactive power is also required to regulate output voltage amplitude. Thus output voltage of different DC/AC modules is regulated to the same value, while contributing to both active power and reactive power sharing among them. In order to analyze droop controller impact on system performance, detailed mathematical models are established [20]. Moreover, by modifying the DC/AC output impedance, the control can be simplified and improved. So virtual impedance concept is introduced by [21]. Additionally, in [22], derivative component of the active and reactive power regulation is considered in order to enhance the parallel accuracy. Accurate small-signal analysis has been achieved on both stability impacts and controller parameters selection. However, droop-controlled UPS system output voltage frequency and amplitude are inherently load-dependent. Thus, serious frequency deviations may occur under heavy-load operation, being not acceptable for bypass operation in online UPS system. On the other hand, output voltage amplitude slightly changes according to different load currents. As a result, secondary controllers are proposed to compensate such a kind of voltage and frequency deviations [27].

Furthermore, in addition of the adjust of frequency, a phase loop can be included, which allows the increasing of the gain droops to get a faster response, but keeping the system damping level, that is, it is possible to accelerate the response without leading the system to a under-damped condition [24], [25]. Additionally, active power sharing among DC/AC modules



Fig. 1. Modular online UPS system structure.

should be also taken into consideration. Instead of using only active and reactive power as the feedback for power regulation, a power reference is inserted into the regulation loop in [28] to enhance a faster dynamic performance. Moreover, a cross combination of active and reactive power feedback is considered in [29]. In order to achieve a tight control on power, a PI or PD controller for power regulation is used in [30]. Virtual impedance, mentioned in [27], shows outstanding improvements on both power sharing and harmonic current sharing performance. Since in the proposed online UPS system, inductor current is measured to achieve inner current loop, a virtual impedance loop is inserted into the inner control loop to achieve both active power and harmonics sharing. Thus a voltage amplitude drop may occur due to the virtual impedance loop. Thus special efforts must be taken to compensate the output voltage phase shift and amplitude drop. As shown in Fig. 1, two conventional PI controllers,  $G_{v rec}$  and  $G_{ph rec}$ , are used to restore output voltage amplitude and to adjust the phase shift in order to keep the UPS system output voltage tightly synchronized with the utility grid voltage. In Fig. 1, different color lines in the CAN bus network denote different communication addresses for each phase. Each DC/AC module receives the amplitude and phase recover value through the CAN bus network. However, it can be seen that such kind of control architecture relies too much on the communication network. The central controller should be confirmed of the exact working numbers of the DC/AC modules in order to calculate the voltage amplitude and phase recovery reference. This will decrease the system reliability and increase the maintain cost of the system.

In order to achieve *plug'n'play* capability, an improved control architecture is proposed as shown in Fig. 2 by measuring voltage and frequency directly from the AC critical bus and removes the average blocks. Thus the central controller can operate at any time without knowing the exact numbers of



Fig. 2. Proposed Plug n' play control diagram.

DC/AC modules. Moreover, a small signal mathematical model is established to analyze critical parameters performance on the proposed online UPS system output voltage.

This paper is organized as follows. Section II depicts proposed *plug'n'play* control diagram. Section III shows the small signal modeling and the stability analysis with the experimental results is shown in Section IV. Section V presents the improved control experimental results. Finally, conclusions are given in Section VI.

#### II. PROPOSED CONTROL

The proposed *plug'n'play* control diagram is presented in Fig. 2. It can be observed that the central controller measures the AC bus voltage directly without using the average block  $((V_{1a}+V_{2a}+...,V_{na})/n)$  used in Fig. 1. With the previous control, the exact number of the connected units must be refreshed in real-time to allow the correct calculation of the average value. For instance, if one DC/AC module plugs out and the *n* is kept the same, the output of average block will become smaller, which means that the feedback for the central controller will send an improper value for each unit in order to compensate the output voltage, which will affect the AC bus voltage controllability. Similarly, for phase regulation in the central controller, an improper average value calculation will imply a wrong phase compensation value, resulting in an abnormal system operation. In addition, average block depends too much on the communication network, which will decrease the system reliability.

Hereby two typical *PI*s are used to recover the voltage amplitude and phase,

$$G_{v\_rec} = k_{pv\_sec} + k_{iv\_sec} / s \tag{1}$$

$$G_{ph\_rec} = k_{p\theta\_sec} + k_{i\theta\_sec} / s \tag{2}$$

The inner loop for the DC/AC modules is considered in  $\alpha\beta$  frame, which is shown in Fig. 3. References are modified in *abc* 



Fig. 3. DC/AC Module individual layer control loop diagram.



Fig. 4. Bode diagram of inner loop. (a) Bode diagram with variable  $k_{pv}$ . (b) Bode diagram with variable  $k_{pc}$ .

frame and then transferred to  $\alpha\beta$  frame as shown in Fig. 3. Two conventional *PR* controllers are used for the voltage and current loop,

$$G_{\nu}(s) = k_{\mu\nu} + \frac{k_{\mu\nu}s}{s^2 + \omega_o^2} + \sum_{h=5,7} \frac{k_{h\mu\nu}s}{s^2 + (\omega_o h)^2}$$
(3)

$$G_{c}(s) = k_{pc} + \frac{k_{rc}s}{s^{2} + \omega_{o}^{2}} + \sum_{h=5,7} \frac{k_{hrc}s}{s^{2} + (\omega_{o}h)^{2}}$$
(4)

being  $k_{pv}$ ,  $k_{rv}$ ,  $\omega_o$ ,  $k_{hrv}$ , h,  $k_{pc}$ ,  $k_{rc}$  and  $k_{hrc}$  as voltage proportional term, fundamental frequency voltage resonant term, fundamental frequency, the  $h^{th}$  harmonic voltage compensation term, harmonic order, current proportional term, fundamental frequency current resonant term and the  $h^{th}$  harmonic current compensation term respectively. The local controller has the ability of compensating harmonics due to nonlinear load, whose behavior in closed loop is shown in Fig. 4. Hereby the local controller bandwidth is designed to be around 1.5kHz

since the switching frequency is 10kHz. And the parameters range is chosen to be around the parameters shown in TABLE I- Control Parameters (DC/AC modules). At the same time, a bypass behavior is achieved at both 50Hz and harmonic frequency point (250Hz, 350Hz). Also 0dB is achieved at these frequency points.

As mentioned in [22], when the DC/AC output impedance is designed to be mainly resistance, the active power and reactive power that DC/AC module injects into the AC bus can be regulated by output voltage amplitude and phase angle respectively. Thus a virtual impedance loop and a  $Q-\phi$  droop are embedded into the control scheme to realize parallel operation and power sharing as shown in Fig. 3,

$$\delta_{nk} = \delta_{nkref} - k_{ph}Q_{nk} \tag{5}$$

$$v_{nk} = v_{nkref} - i_{Labc} R_{vir} \tag{6}$$

where *n* is the number of DC/AC module (1, 2, 3...N), *k* is the phase order (*a*, *b*, *c*),  $V_{nkref}$  the nominal voltage reference,  $R_{vir}$  the virtual resistor,  $\delta_{nkref}$  the nominal phase reference,  $k_{ph}$  the phase regulating coefficients, and  $Q_{nk}$  the reactive power of each phase of each DC/AC module. Hereby, instead of modifying frequency, the proposed control regulates the phase angle according to output power. Thus a better frequency behavior is achieved.

#### III. SMALL SIGNAL MODEL AND STABILITY ANALYSIS

This Section presents the small-signal model derivation process for the proposed online UPS system. Before modeling the system, some assumptions must be kept in mind, which are described as follows:

- Consuming that the inner loop for DC/AC modules is well tuned and working well. Also the proposed controller presented in Fig. 5 presents a lower bandwidth compared to the PR internal controllers since they include low pass filters in the phase and voltage loops, as well, the PLL naturally presents a lower bandwidth compared to its central frequency. Thus the DC/AC modules can be considered as an ideal voltage source.
- 2) Since local controllers are carried out in the stationary-reference-frame ( $\alpha\beta$ ), mathematical model is fully considered in  $\alpha\beta$  frame as well.

#### A. Small Signal Model for the Proposed Controller

In Fig. 5, the small signal model for the proposed controller is presented, where the LC filters of the three DC/ACs are connected to the same AC critical bus.

Thus,

$$\Delta E_o = \Delta E_{o1} = \Delta E_{o2} = \Delta E_{o3} = \left(\Delta E_{o1} + \Delta E_{o2} + \Delta E_{o3}\right) / 3 \tag{7}$$

$$\Delta \delta_o = \Delta \delta_{o1} = \Delta \delta_{o2} = \Delta \delta_{o3} = \left( \Delta \delta_{o1} + \Delta \delta_{o2} + \Delta \delta_{o3} \right) / 3 \quad (8)$$

being  $\Delta E_o$ ,  $\Delta E_{ol}$ ,  $\Delta E_{o2}$  and  $\Delta E_{o3}$  the AC critical bus voltage, DC/AC #1 output voltage, DC/AC #2 output voltage and DC/AC #3 output voltage respectively and  $\Delta \delta_{o}$ ,  $\Delta \delta_{ol}$ ,  $\Delta \delta_{o2}$  and  $\Delta \delta_{o3}$  the AC critical bus phase, DC/AC #1 phase, DC/AC #2 phase and DC/AC #3 phase.

As a result, the  $\Delta E_{ml}$  can be derived,



Fig. 5. Block diagram of the small-signal model for the proposed control.

$$\Delta E_{m1} = \frac{\omega_{fm}}{s + \omega_{fm}} \Delta E_o = \frac{1}{3} \frac{\omega_{fm}}{s + \omega_{fm}} \left( \Delta E_{o1} + \Delta E_{o2} + \Delta E_{o3} \right)$$

$$= \frac{1}{3} \left( \Delta E_{m1} + \Delta E_{m2} + \Delta E_{m3} \right)$$
(9)

being  $\Delta E_{m1}$  the RMS voltage value of DC/AC #1. Similar equation can be obtained in DC/AC #2 and #3.

Since voltage restoration is carried out in phase and amplitude respectively, the small-signal model can be derived by considering the two main loops, namely RMS voltage restoration loop and phase regulation loops,

$$\begin{bmatrix} \Delta \tilde{E}_{r1} \\ \Delta \tilde{E}_{r2} \\ \Delta \tilde{E}_{r3} \end{bmatrix} = -\frac{1}{3} \begin{bmatrix} k_{pv\_sec} & k_{pv\_sec} & k_{pv\_sec} \\ k_{pv\_sec} & k_{pv\_sec} & k_{pv\_sec} \\ k_{pv\_sec} & k_{pv\_sec} & k_{pv\_sec} \end{bmatrix} \begin{bmatrix} \Delta \tilde{E}_{m1} \\ \Delta \tilde{E}_{m2} \\ \Delta \tilde{E}_{m3} \end{bmatrix}$$
(10)  
$$-\frac{1}{3} \begin{bmatrix} k_{iv\_sec} & k_{iv\_sec} & k_{iv\_sec} \\ k_{iv\_sec} & k_{iv\_sec} & k_{iv\_sec} \\ k_{iv\_sec} & k_{iv\_sec} & k_{iv\_sec} \end{bmatrix} \begin{bmatrix} \Delta E_{m1} \\ \Delta E_{m2} \\ \Delta E_{m3} \end{bmatrix}$$
(10)  
$$\begin{bmatrix} \Delta \delta_{r1} \\ \Delta \delta_{r2} \\ \Delta \delta_{r3} \end{bmatrix} = -\frac{1}{3} \begin{bmatrix} k_{po\_sec} & k_{po\_sec} & k_{po\_sec} \\ k_{po\_sec} & k_{po\_sec} & k_{po\_sec} \\ k_{po\_sec} & k_{po\_sec} & k_{po\_sec} \end{bmatrix} \begin{bmatrix} \Delta \delta_{p1} \\ \Delta \delta_{p2} \\ \Delta \delta_{p3} \end{bmatrix}$$
(11)  
$$-\frac{1}{3} \begin{bmatrix} k_{io\_sec} & k_{io\_sec} & k_{io\_sec} \\ k_{io\_sec} & k_{io\_sec} & k_{io\_sec} \\ k_{io\_sec} & k_{io\_sec} & k_{io\_sec} \end{bmatrix} \begin{bmatrix} \Delta \delta_{p1} \\ \Delta \delta_{p2} \\ \Delta \delta_{p3} \end{bmatrix}$$
(11)

RMS block is considered as a low pass filter, as shown in Fig. 5. Thus, output voltage dynamics can be expressed as,



Fig. 6. PLL scheme diagram.

\_

$$\begin{bmatrix} \dot{\mathbf{\Delta}} E_{m1} \\ \dot{\mathbf{\Delta}} E_{m2} \\ \dot{\mathbf{\Delta}} E_{m3} \end{bmatrix} = -\begin{bmatrix} \omega_{fm} & 0 & 0 \\ 0 & \omega_{fm} & 0 \\ 0 & 0 & \omega_{fm} \end{bmatrix} \begin{bmatrix} \Delta E_{m1} \\ \Delta E_{m2} \\ \Delta E_{m3} \end{bmatrix}$$
(12)
$$+ \begin{bmatrix} \omega_{fm} & 0 & 0 \\ 0 & \omega_{fm} & 0 \\ 0 & 0 & \omega_{fm} \end{bmatrix} \begin{bmatrix} \Delta E_{o1} \\ \Delta E_{o2} \\ \Delta E_{o3} \end{bmatrix}$$

being  $\Delta E_{oi}$  the output voltage of DC/AC #*i* and  $\omega_{fm}$  the cutoff frequency of low pass filter. Thus (10) can be rewritten as,

$$\begin{split} \begin{bmatrix} \Delta \tilde{E}_{r1} \\ \Delta \tilde{E}_{r2} \\ \Delta \tilde{E}_{r3} \end{bmatrix} &= X_1 \begin{bmatrix} \Delta E_{m1} \\ \Delta E_{m2} \\ \Delta E_{m3} \end{bmatrix} - X_2 \begin{bmatrix} \Delta E_{o1} \\ \Delta E_{o2} \\ \Delta E_{o3} \end{bmatrix}$$
(13)

where,

$$X_{1} = \begin{pmatrix} \frac{1}{3} \begin{bmatrix} k_{pv\_sec} & k_{pv\_sec} & k_{pv\_sec} \\ k_{pv\_sec} & k_{pv\_sec} & k_{pv\_sec} \\ k_{pv\_sec} & k_{pv\_sec} & k_{pv\_sec} \end{bmatrix} \begin{bmatrix} \omega_{fm} & 0 & 0 \\ 0 & \omega_{fm} & 0 \\ 0 & 0 & \omega_{fm} \end{bmatrix} \\ -\frac{1}{3} \begin{bmatrix} k_{iv\_sec} & k_{iv\_sec} & k_{iv\_sec} \\ k_{iv\_sec} & k_{iv\_sec} & k_{iv\_sec} \\ k_{iv\_sec} & k_{iv\_sec} & k_{iv\_sec} \end{bmatrix} \\ X_{2} = \begin{bmatrix} k_{pv\_sec} & k_{pv\_sec} & k_{pv\_sec} \\ k_{pv\_sec} & k_{pv\_sec} & k_{pv\_sec} \\ k_{pv\_sec} & k_{pv\_sec} & k_{pv\_sec} \end{bmatrix} \begin{bmatrix} \omega_{fm} & 0 & 0 \\ 0 & \omega_{fm} & 0 \\ 0 & \omega_{fm} & 0 \\ 0 & 0 & \omega_{fm} \end{bmatrix}$$

According to the PLL scheme shown in Fig. 6, phase errors are derived as,

$$error_{\alpha} = \sin(\delta_o)\cos(\delta_p) = \frac{1}{2}(\sin(\delta_o + \delta_p) + \sin(\delta_o - \delta_p)) \quad (14)$$

$$error_{\beta} = \cos(\delta_o)\sin(\delta_p) = \frac{1}{2}(\sin(\delta_o + \delta_p) - \sin(\delta_o - \delta_p)) \quad (15)$$

So that the output of the detector is defined as,

$$error = error_{\alpha} - error_{\beta} \approx \delta_o - \delta_p \tag{16}$$

From the perspective of small-signal analysis, the output of the phase detector is considered as  $(\Delta \delta_o - \Delta \delta_p)$ . Consequently, based on (8), phase-signal equations are derived as,

$$\begin{bmatrix} \mathbf{\dot{\Delta}} \\ \Delta \boldsymbol{\omega}_{p1} \\ \mathbf{\dot{\Delta}} \\ \Delta \boldsymbol{\omega}_{p2} \\ \mathbf{\dot{\Delta}} \\ \mathbf{\dot{\Delta}} \\ \mathbf{\dot{\omega}}_{p3} \end{bmatrix} = X_3 \begin{bmatrix} \mathbf{\dot{\Delta}} \\ \Delta \delta_{o1} \\ \mathbf{\dot{\Delta}} \\ \Delta \delta_{o2} \\ \mathbf{\dot{\Delta}} \end{bmatrix} + X_4 \begin{bmatrix} \Delta \delta_{o1} \\ \Delta \delta_{o2} \\ \Delta \delta_{o3} \end{bmatrix}$$
(17)
$$-X_5 \begin{bmatrix} \Delta \boldsymbol{\omega}_{p1} \\ \Delta \boldsymbol{\omega}_{p2} \\ \Delta \boldsymbol{\omega}_{p3} \end{bmatrix} - X_6 \begin{bmatrix} \Delta \delta_{p1} \\ \Delta \delta_{p2} \\ \Delta \delta_{p3} \end{bmatrix}$$

where,

$$\begin{aligned} X_{3} &= \begin{bmatrix} k_{pp} & 0 & 0 \\ 0 & k_{pp} & 0 \\ 0 & 0 & k_{pp} \end{bmatrix}, \ X_{4} = \begin{bmatrix} k_{ip} & 0 & 0 \\ 0 & k_{ip} & 0 \\ 0 & 0 & k_{ip} \end{bmatrix}, \\ X_{5} &= \begin{bmatrix} k_{pp} & 0 & 0 \\ 0 & k_{pp} & 0 \\ 0 & 0 & k_{pp} \end{bmatrix}, \ X_{6} = \begin{bmatrix} k_{ip} & 0 & 0 \\ 0 & k_{ip} & 0 \\ 0 & 0 & k_{ip} \end{bmatrix}, \end{aligned}$$

being  $k_{pp}$  the proportional term and  $k_{ip}$  the integral term in PLL scheme, respectively. As a result, a series of differential equation system is derived in a symbolic way as shown in (18)-(21) by combining (11), (13) and (17) it yields,

$$\Delta E_r = (K_{pv}\omega_{fm} - K_{iv})\Delta E_m - K_{pv}\omega_{fm}\Delta E_o \qquad (18)$$

$$\Delta \delta_r = -K_{p\theta} \,\Delta \delta_p - K_{i\theta} \Delta \delta_p + K_{ph} \,\Delta Q_{av} \tag{19}$$

$$\Delta \omega_p = K_{PP} \,\Delta \delta_o + K_{ip} \Delta \delta_o - K_{pp} \Delta \omega_p - K_{ip} \Delta \delta_p \tag{20}$$

$$\Delta \delta_p = \Delta \omega_p \tag{21}$$

Considering the vectors  $\Delta X_r$  and  $\Delta X_o$  represented by,

$$\Delta X_r = \begin{bmatrix} \Delta E_{ri} & \Delta \delta_{ri} & \Delta \omega_{pi} & \Delta \delta_{pi} \end{bmatrix}^I$$
(22)

$$\Delta X_o = \begin{bmatrix} \Delta E_{oi} & \Delta \delta_{oi} & \Delta \omega_{pi} & \Delta \delta_{pi} \end{bmatrix}^I$$
(23)

The differential equations (18)-(21) can be rewritten as,  $\begin{bmatrix} -2 & -2 & -2 \end{bmatrix}$ 

$$\begin{split} \dot{\Delta X}_{r} &= \begin{bmatrix} 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 \\ 0 & K_{pp} & 0 & 0 \\ 0 & 0 & 0 & 0 \end{bmatrix} \dot{\Delta X}_{0} + X_{7} \Delta X_{o} \\ &+ \left( \begin{bmatrix} K_{pv} \omega_{fm} \\ 0 \\ 0 \\ 0 \end{bmatrix} - \begin{bmatrix} K_{iv} \\ 0 \\ 0 \\ 0 \end{bmatrix} \right) \Delta E_{m} + \begin{bmatrix} 0 \\ K_{ph} \\ 0 \\ 0 \end{bmatrix} \Delta \dot{Q}_{av} \end{split}$$
(24)

where

.

$$X_{7} = \begin{bmatrix} -K_{pv}\omega_{fm} & 0 & 0 & 0 \\ 0 & 0 & -K_{p\theta} & -K_{i\theta} \\ 0 & K_{ip} & -K_{pp} & -K_{ip} \\ 0 & 0 & I_{3} & 0 \end{bmatrix}$$

Here  $\Delta Xr$  and  $\Delta X_o$  are two vectors with 12 variables since  $\Delta E_{ri}$ ,  $\Delta \delta_{ri}$ ,  $\Delta \omega_{pi}$ ,  $\Delta \delta_{pi}$ ,  $\Delta E_{oi}$  and  $\Delta \delta_{oi}$  represent 1x3 matrixes. Hence (24) can be rewritten as,

$$\Delta X_r = M_1 \Delta X_o + M_2 \Delta X_o + M_3 \Delta E_m + M_4 \Delta Q_{av}$$
(25)

As for the DC/AC inner control loops, only phase and amplitude of output voltage should be taken into consideration. However, the reactive power is calculated in a Cartesian coordinate system. So that output voltage of DC/AC is represented,

$$\vec{E}_{oi} = e_{odi} + je_{oqi}$$
(26)

where,  $e_{odi} = E_{oi} \cos \delta_{oi}$ ,  $e_{oqi} = E_{oi} \sin \delta_{oi}$ ,

$$\delta_{oi} = \arctan(e_{oqi} / e_{odi}) \tag{27}$$

Linearizing (27) at the equilibrium point,

$$\Delta \delta_{oi} = \frac{\partial \delta_{oi}}{\partial e_{odi}} \Delta e_{odi} + \frac{\partial \delta_{oi}}{\partial e_{oqi}} \Delta e_{oqi}$$
(28)

$$= m_{odi} \Delta e_{odi} + m_{oqi} \Delta e_{odi}$$

where,  $m_{odi} = -e_{oqi}/(e_{odi}^2 + e_{oqi}^2)$ ,  $m_{oqi} = e_{odi}/e_{odi}^2 + e_{oqi}^2$ 

The amplitude of the output voltage is represented as,

$$E_{oi} = \left| \vec{E}_{oi} \right| = \sqrt{e_{odi}^2 + e_{oqi}^2} \tag{29}$$

Its linearization form around the equilibrium point is derived as,

$$\Delta E_{oi} = n_{odi} \Delta e_{odi} + n_{oqi} \Delta e_{oqi}$$
(30)

where  $n_{odi} = e_{odi} / \sqrt{e_{odi}^2 + e_{oqi}^2}$ ,  $n_{oqi} = e_{oqi} / \sqrt{e_{odi}^2 + e_{oqi}^2}$ Thus the vector  $\vec{F}_{odi}$  can be derived as

Thus the vector 
$$E_{oi}$$
 can be derived as,

$$\begin{bmatrix} \Delta E_{o1} \\ \Delta E_{o2} \\ \Delta E_{o3} \\ \Delta \delta_{o1} \\ \Delta \delta_{o2} \\ \Delta \delta_{o3} \end{bmatrix} = \begin{bmatrix} n_{od1} & n_{oq1} & 0 & 0 & 0 & 0 \\ 0 & 0 & n_{od2} & n_{oq2} & 0 & 0 \\ 0 & 0 & 0 & 0 & n_{od3} & n_{oq3} \\ m_{od1} & m_{oq1} & 0 & 0 & 0 & 0 \\ 0 & 0 & m_{od2} & m_{oq2} & 0 & 0 \\ 0 & 0 & 0 & 0 & m_{od3} & m_{oq3} \end{bmatrix} \begin{bmatrix} e_{od1} \\ e_{od1} \\ e_{od2} \\ e_{od2} \\ e_{od3} \\ e_{od3} \end{bmatrix}$$
(31)

Rewriting (31) in symbolic form,

$$\Delta E \delta_o = T_o E_{odq} \tag{32}$$

Thus the vector  $\Delta X_o$  (23) can be converted to its vertical coordinate form  $\Delta X_{odq}$  as follows,

$$\Delta X_{o} = \begin{bmatrix} T_{o} & 0\\ 0 & I_{6} \end{bmatrix} \Delta X_{odq} = T_{odq} \Delta X_{odq}$$
(33)

and  $\Delta X_{odq}$  is,

$$\Delta X_{odq} = \begin{bmatrix} \Delta e_{odq1} & \Delta e_{odq2} & \Delta e_{odq3} & \Delta \omega_{pi} & \Delta \delta_{pi} \end{bmatrix}^{T} \quad (34)$$
  
Furthermore, the same transformation process can be applied

Furthermore, the same transformation process can be applied to the vector  $E_{ri}$ ,

$$\Delta \delta_{ri} = m_{rdi} \Delta e_{rdi} + m_{rqi} \Delta e_{rqi}$$
(35)

$$\Delta E_{ri} = n_{rdi} \Delta e_{rdi} + n_{rai} \Delta e_{rai}$$
(36)

where  $m_{rdi} = -e_{rqi} / (e_{rdi}^2 + e_{rqi}^2)$ ,  $m_{rqi} = e_{rdi} / (e_{rdi}^2 + e_{rqi}^2)$ ,  $n_{rdi} = e_{rdi} / \sqrt{e_{odi}^2 + e_{oqi}^2}$ ,  $n_{rqi} = e_{rqi} / \sqrt{e_{odi}^2 + e_{oqi}^2}$ . Thus, it yields to,

$$\begin{bmatrix} \Delta E_{r1} \\ \Delta E_{r2} \\ \Delta E_{r3} \\ \Delta \delta_{r1} \\ \Delta \delta_{r2} \\ \Delta \delta_{r3} \end{bmatrix} = \begin{bmatrix} n_{rd1} & n_{rq1} & 0 & 0 & 0 & 0 \\ 0 & 0 & n_{rd2} & n_{rq2} & 0 & 0 \\ 0 & 0 & 0 & 0 & n_{rd3} & n_{rq3} \\ m_{rd1} & m_{rq1} & 0 & 0 & 0 & 0 \\ 0 & 0 & m_{rd2} & m_{rq2} & 0 & 0 \\ 0 & 0 & 0 & 0 & m_{rd3} & m_{rq3} \end{bmatrix} \begin{bmatrix} e_{rd1} \\ e_{rq1} \\ e_{rq2} \\ e_{rq2} \\ e_{rd3} \\ e_{rq3} \end{bmatrix}$$
(37)

Symbolically, (37) is rewritten as follows,

$$\Delta E \delta_{\mu} = T_{\mu} E_{\mu d \mu} \tag{38}$$

and the vector  $\Delta X_r$  is derived as,

$$\Delta X_{r} = \begin{bmatrix} T_{r} & 0\\ 0 & I_{6} \end{bmatrix} \Delta X_{rdq} = T_{rdq} \Delta X_{rdq}$$
(39)

where

$$\Delta X_{rdq} = \begin{bmatrix} \Delta e_{rdq1} & \Delta e_{rdq2} & \Delta e_{rdq3} & \Delta \omega_{pi} & \Delta \delta_{pi} \end{bmatrix}^{T}$$
(40)  
Substituting (33) and (39) in (25), it yields to,

$$T_{rdq}\Delta X_{rdq} = M_1 T_{odq} \Delta X_{odq} + M_2 T_{odq} \Delta X_{odq} + M_3 \Delta E_m + M_4 \Delta Q_{av}$$
(41)

which describes the small signal behavior of the controller presented in Fig. 5 around a certain equilibrium point by considering  $\Delta E_m$  and  $\Delta Q_{av}$  as the input variables.

# B. Small Signal Model for the Whole System

The load impedance and line impedances of the system can be defined respectively as,

$$Z_{pi} = R_{pi} + jX_{pi} \tag{42}$$

$$Z_L = R_L + jX_L \tag{43}$$

which admittances are shown as follows,

$$Y_{pi} = 1/Z_{pi}$$
 (44)  
 $Y_{j} = 1/Z_{j}$  (45)

$$Y_L = 1/Z_L \tag{45}$$

Consequently, the output currents can be derived as,

$$\begin{bmatrix} I_{od1} \\ i_{oq1} \\ i_{od2} \\ i_{oq2} \\ i_{od3} \\ i_{oq3} \end{bmatrix} = \begin{bmatrix} G_{11} & -B_{11} & G_{12} & -B_{12} & G_{13} & -B_{13} \\ B_{11} & G_{11} & B_{12} & G_{12} & B_{13} & G_{13} \\ G_{21} & -B_{21} & G_{22} & -B_{22} & G_{23} & -B_{23} \\ B_{21} & G_{21} & B_{22} & G_{22} & B_{23} & G_{23} \\ G_{31} & -B_{31} & G_{32} & -B_{32} & G_{33} & -B_{33} \\ B_{31} & G_{31} & B_{32} & G_{32} & B_{33} & G_{33} \end{bmatrix} \begin{bmatrix} e_{od1} \\ e_{od2} \\ e_{od2} \\ e_{od3} \\ e_{od3} \end{bmatrix}$$
(46)

where

$$Y_{cij} = G_{ij} + jB_{ij} \tag{47}$$

Thus (46) can be expressed in symbolic form as,

$$i_{odq} = Y_o e_{odq} \tag{48}$$

and by linearizing (48), it yields,

$$\Delta i_{odq} = Y_o e_{odq} \tag{49}$$

Since reactive power is obtained through an orthogonal system as,

$$q_i = e_{odi} i_{oqi} - e_{oqi} i_{odi}$$
<sup>(50)</sup>

Then, the small signal form of the reactive power is presented as,

$$\begin{bmatrix} \Delta q_{1} \\ \Delta q_{2} \\ \Delta q_{3} \end{bmatrix} = I_{o} \begin{bmatrix} \Delta e_{od1} \\ \Delta e_{oq1} \\ \Delta e_{od2} \\ \Delta e_{oq2} \\ \Delta e_{oq2} \\ \Delta e_{od3} \\ \Delta e_{oq3} \end{bmatrix} + E_{o} \begin{bmatrix} \Delta i_{od1} \\ \Delta i_{oq1} \\ \Delta i_{od2} \\ \Delta i_{oq2} \\ \Delta i_{od3} \\ \Delta i_{oq3} \end{bmatrix}$$
(51)

where

$$\begin{split} I_o = & \begin{bmatrix} i_{oq1} & -i_{od1} & 0 & 0 & 0 & 0 \\ 0 & 0 & i_{oq2} & -i_{od2} & 0 & 0 \\ 0 & 0 & 0 & 0 & i_{oq3} & -i_{od3} \end{bmatrix} \\ E_o = & \begin{bmatrix} -e_{oq1} & e_{od1} & 0 & 0 & 0 & 0 \\ 0 & 0 & -e_{oq2} & e_{od2} & 0 & 0 \\ 0 & 0 & 0 & 0 & -e_{oq3} & e_{od3} \end{bmatrix}. \end{split}$$

Thus the symbolic form for (50) is derived as,

$$\Delta q = I_o \Delta e_{odq} + E_o \Delta i_{odq} \tag{52}$$

By substituting (49) into (52), it yields,

г

$$\Delta q = \left(I_o + E_o Y_o\right) \Delta e_{odq} \tag{53}$$

Considering the first order low pass filter used to calculate the reactive power, it can be obtained,

$$Q_{avi} = \frac{\omega_f}{s + \omega_f} q_i \tag{54}$$

and the linearization form of the filter is obtained as follows,

$$\begin{bmatrix} \Delta \dot{Q}_{av1} \\ \Delta \dot{Q}_{av2} \\ \Delta \dot{Q}_{av3} \end{bmatrix} = -\begin{bmatrix} \omega_f & 0 & 0 \\ 0 & \omega_f & 0 \\ 0 & 0 & \omega_f \end{bmatrix} \begin{bmatrix} \Delta Q_{av1} \\ \Delta Q_{av2} \\ \Delta Q_{av3} \end{bmatrix} + \begin{bmatrix} \omega_f & 0 & 0 \\ 0 & \omega_f & 0 \\ 0 & 0 & \omega_f \end{bmatrix} \begin{bmatrix} \Delta q_1 \\ \Delta q_2 \\ \Delta q_3 \end{bmatrix}$$
(55)

By combining (53), its symbolic form is,

$$\Delta \dot{Q}_{av} = -\omega_f \Delta Q_{av} + \omega_f \left( I_o + E_o Y_o \right) \Delta e_{odq}$$
(56)

7

Relating the vector  $e_{odq}$  with  $X_{odq}$ , we can rewrite (56) as,

Considering (12) in a symbolic way and relating the vector  $\Delta E_o$  with  $\Delta X_o$ ,

$$\Delta E_o = K_x \Delta X_o = K_x T_{odq} \Delta X_{odq}$$
(58)

 $0 \ 0 \ 0$ 

where 
$$\begin{bmatrix} 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\ 0 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \end{bmatrix}$$

Thus (12) can be rewritten as,

$$\Delta E_m = -\omega_{fm} \Delta E_m + \omega_{fm} K_x T_{odq} \Delta X_{odq}$$
(60)

Finally, an equation system composed by (41), (57) and (60) is obtained. On the other hand, there is a virtual impedance loop between  $E_r$  and  $E_o$  that can be expressed as,

$$\vec{E}_{ri} = \vec{E}_{oi} + Z_{v}\vec{I}_{oi}$$
(61)

where

where

,

$$Z_{v} = \begin{bmatrix} R_{v1} + jX_{v1} & 0 & 0\\ 0 & R_{v2} + jX_{v2} & 0\\ 0 & 0 & R_{v3} + jX_{v3} \end{bmatrix}$$
  
Thus,

 $e_r$ 

$$_{dqi} = e_{odqi} + Z_{vr} i_{odqi} \tag{62}$$

$$Z_{\nu r} = \begin{bmatrix} R_{\nu 1} & -X_{\nu 1} & 0 & 0 & 0 & 0 \\ X_{\nu 1} & R_{\nu 1} & 0 & 0 & 0 & 0 \\ 0 & 0 & R_{\nu 2} & -X_{\nu 2} & 0 & 0 \\ 0 & 0 & X_{\nu 2} & R_{\nu 2} & 0 & 0 \\ 0 & 0 & 0 & 0 & R_{\nu 3} & -X_{\nu 3} \\ 0 & 0 & 0 & 0 & X_{\nu 3} & R_{\nu 3} \end{bmatrix}$$

Substituting (48) in (62), it yields,

$$e_{rdqi} = e_{odqi} + Z_{vr}Y_o e_{odqi}$$
  
=  $(I_6 + Z_{vr}Y_o)e_{odqi} = K_{ZY}e_{odqi}$  (63)

By linearizing (63), we can obtain the following small signal approximation,

$$\Delta e_{rdgi} = K_{ZY} \Delta e_{odgi} \tag{64}$$

Then, relating (64) with  $\Delta X_{rdq}$  and  $\Delta X_{odq}$ , it can be obtained:

$$\Delta X_{rdq} = \begin{bmatrix} K_{ZY} & 0\\ 0 & I_6 \end{bmatrix} \Delta X_{odq} = K_{rdq} \Delta X_{odq}$$
(65)

$$\Delta X_{rdq} = \begin{bmatrix} K_{ZY} & 0\\ 0 & I_6 \end{bmatrix} \Delta X_{odq} = K_{rdq} \Delta X_{odq}$$
(66)

By combining (41) and (66), it yields,

$$T_{rdq}K_{rdq}\Delta X_{rdq} = M_1 T_{odq}\Delta X_{odq} + M_2 T_{odq}\Delta X_{odq}$$
(67)

$$+M_3\Delta E_m + M_4\Delta Q_a$$

Considering (57) and (67), we can rewrite (66) as,

$$\Delta X_{rdq} = T_{km}^{-1} \left( M_2 T_{odq} + M_4 \omega_f \left( I_o + Y_o E_o \right) K_{xdq} \right) \Delta X_{odq}$$

$$+ T_{km}^{-1} M_3 \Delta E_m - T_{km}^{-1} M_4 \omega_f \Delta \dot{Q}_{av}$$
(68)

where

$$T_{km} = T_{rdq} K_{rdq} - M_1 T_{odq}$$
<sup>(69)</sup>

Based on (57), (60) and (68), we can write the following state-space equation,

$$\begin{bmatrix} \Delta X_{rdq} \\ \Delta E_{m} \\ \Delta Q_{av} \end{bmatrix} = A \begin{bmatrix} \Delta X_{rdq} \\ \Delta E_{m} \\ \Delta Q_{av} \end{bmatrix}$$
(70)

which depicts the performance of the system around the equilibrium point under an initial condition by giving a disturbance, hereby

$$A = \begin{bmatrix} X_8 & T_{km}^{-1}M_3 & -T_{km}^{-1}M_4\omega_f \\ \omega_{fm}K_xT_{odq} & -\omega_{fm} & 0 \\ \omega_f (I_o + E_oY_o)K_{xdq} & 0 & -\omega_{fm} \end{bmatrix}$$
(71)  
where  $X_8 = T_{km}^{-1} (M_2T_{odq} + M_4\omega_f (I_o + Y_0E_o)K_{xdq})$ .

## IV. STABILITY ANALYSIS

In order to achieve the stability analysis of the system, load step was carried out in the experimental setup, which is shown in Fig. 7. The critical parameters are shown in TABLE I. Through dSpace, experimental data are extracted from the experimental setup, plotted in Matlab and compared with poles movement obtained from the mathematical model in order to analyze the six critical parameters impacts on system performance.

Fig. 8(a) presents the system dynamics in case of changing  $k_{pv\_sec}$ . Since the model is considered in  $\alpha\beta$  frame, rms value of the AC critical bus is processed in  $\alpha\beta$  frame, ie 230V rms means 281.69V in  $\alpha\beta$  frame. It can be seen that, with  $k_{pv\ sec}$  being 0.5,

|                     | TABLE I                                                 |                |
|---------------------|---------------------------------------------------------|----------------|
| a 1 1               | PARAMETERS FOR MODEL TEST                               | ** 1           |
| Symbol              | Parameter                                               | Values         |
|                     | Load                                                    |                |
| $Z_{LI}$            | Load 1 (each phase)                                     | 230Ω           |
| $Z_{L2}$            | Load 2 (each phase)                                     | 230Ω//57Ω//27μ |
|                     | Measure Parameters                                      |                |
| 6                   | Reactive power measuring cut-off                        | 6.28rad/s      |
| $\omega_f$          | frequency                                               | 0.20140/5      |
| $\omega_{fm}$       | RMS measure cut-off frequency                           | 6.28rad/s      |
| $k_{pp}$            | Proportional PLL term                                   | 100            |
| $k_{ip}$            | Integral PLL term                                       | 1000           |
| ω                   | Nominal frequency                                       | 314.16rad/s    |
|                     | Control Parameters (central controlle                   | r)             |
| k <sub>pv_sec</sub> | Proportional voltage term                               | 2.5            |
| k <sub>iv_sec</sub> | Integral voltage term                                   | 20.5           |
| $k_{p\theta\_sec}$  | Proportional phase term                                 | 0.2            |
| $k_{i\theta \ sec}$ | Integral phase term                                     | 9              |
| $Z_{vir}$           | Virtual impedance                                       | 20+j0 Ω        |
| $k_{ph}$            | Phase control coefficient                               | 0.0001rad/VAr  |
|                     | Control Parameters (DC/AC modules                       | s)             |
| $k_{pv}$            | Proportional voltage term                               | 0.55           |
| k <sub>rv</sub>     | Resonant voltage term                                   | 70             |
| k <sub>hrv</sub>    | 5 <sup>th</sup> , 7 <sup>th</sup> resonant voltage term | 100,100        |
| k <sub>pc</sub>     | Proportional current term                               | 1.2            |
| k <sub>rc</sub>     | Resonant current term                                   | 150            |
| khrc                | 5 <sup>th</sup> , 7 <sup>th</sup> resonant current term | 30,30          |



Fig. 7. Experimental setup.

2.5 and 5, the system transient performance including AC critical bus voltage, active power and reactive power, is becoming more and more damped. The poles movement is drawn with the same parameter changing range are shown in Fig. 9(a). It can be observed that the poles are moving towards the real axis, which also indicates that the system is becoming more and more damped.

The system performance when  $k_{iv\_sec}$  is 5, 20.5 and 50 is presented in Fig. 8(b). It can be observed that AC critical bus voltage, active power and reactive power tend to have oscillations, which indicates a less damped system. Poles movements with the same changing range, is presented in Fig. 9(b), moving away from real axis. This means that the system is becoming less and less damped, which matches the experimental result.

Fig. 10(a) shows the system dynamics when  $k_{ph}$  is 0.0001, 0.0003 and 0.0005. Actually the dynamics are almost the same



Fig. 8. Experimental data plot in Matlab under variable  $k_{pv,sec}$  and  $k_{iv_sec}$ . (a) Variable  $k_{pv,sec}$  (0.5, 2.5 and 5). (b) Variable  $k_{iv_sec}$  (5, 20.5 and 50).



Fig. 9. Poles movements of the system. (a)  $k_{pv\_sec}$  from 0.5 to 5. (b) )  $k_{iv\_sec}$  from 5 to 50.

in the experiment. But in order to show the process clearly, three curves are made manually a bit separated. And it can be seen that all the poles of the system is kept in the same position (Fig. 11(a)), which means that it has no impacts on system performance.

In Fig. 10(b), the impacts of the virtual resistor are depicted. Small impacts are observed on the active power and reactive power. However, it has significant impacts on the voltage sag amplitude in the transient process. With  $R_{vir}$  increasing, the voltage sag becomes bigger. Fig. 11(b) presents the poles distribution condition regarding the same  $R_{vir}$  variation range. The dominating poles have slight movements, which indicate that it has small impacts on the system performance. Based on IEC 62040-3, the voltage sags in the transient process should be controlled under 10% optimally,

$$\left|i_{o}R_{vir}/V_{o}\right| \le 10\% \tag{72}$$

being  $i_o$  and  $V_o$  the maximum output current and nominal output voltage.

In Fig. 12(a), it can be observed that when the  $k_{p\theta}$  sec is 0.2, 1



Fig. 10. Experimental data plot in Matlab under variable  $k_{ph}$  and  $R_{vir}$ . (a) Variable  $k_{ph}$  (0.0001, 0.0003 and 0.0005). (b) Variable  $R_{vir}$  (20, 30 and 40).



Fig. 11. Poles movements of the system. (a)  $R_{vir}$  from 20 to 30. (b) )  $k_{ph}$  from 0.0001 to 0.0005.

and 2, small difference is able to be seen in AC critical bus voltage transient, active power transient and reactive power transient. Poles movement in this situation is presented in Fig. 13(a). One pole is moving away from original point in the real axis and its impact on the system is becoming more and more unconspicuous. And the remaining dominating poles doesn't move too much, which means that system performance is not affected too much. Fig. 13(b) shows the  $k_{i\theta\_sec}$  effects on the poles movement. Poles tend to remove away from real axis, which means that the system is less and less damped, as shown in Fig. 12(b) experimental data.

Besides its impacts on AC critical bus voltage transient process,  $k_{p\theta\_sec}$  and  $k_{i\theta\_sec}$  also has impact on the synchronization process divergence speed of the proposed online UPS system, which is shown in Fig. 14. In Fig. 14(a), the  $k_{i\theta\_sec}$  is 10, 20 and 30 respectively while  $k_{p\theta\_sec}$  is remained fixed. It can be



Fig. 12. Experimental data plot in Matlab under variable  $k_{p\theta sec}$  and  $k_{i\theta sec}$ . (a) Variable  $k_{p\theta sec}$  (0.2, 1 and 2). (b) Variable  $k_{i\theta sec}$  (10, 20 and 30).



Fig. 13. Poles movements of the system. (a)  $k_{p\theta\_sec}$  from 0.2 to 2. (b) )  $k_{i\theta\_sec}$  from 10 to 30.



Fig. 14. Experimental data plot in Matlab under variable  $k_{p\theta\_sec}$  and  $k_{i\theta\_sec}$ . (a)  $k_{i\theta\_sec}$  is 10, 20 and 30. (b) )  $k_{p\theta\_sec}$  is 0.2, 1.2 and 2.2.

observed that the synchronization process tends to have oscillation with bigger  $k_{i\theta\_sec}$ . Fig. 14(b) shows the synchronization process with variational  $k_{p\theta\_sec}$ . While it increasing, the system is becoming more and more damped



Fig. 15. AC critical bus voltage performance when one DC/AC breaks down. (a) Previous control under linear load condition. (b) Improved control under linear load condition. (c) Previous control under nonlinear load control. (d) Improve control under nonlinear control.

without any oscillation.

#### V. EXPERIMENTAL RESULTS

By using the control parameters shown in Table I, experiments were carried out to validate the feasibility of the proposed *plug'n 'play* control strategy.

Fig. 15 presents the AC critical bus voltage restoration performance when one DC/AC is suddenly disconnected. It can be seen that the AC critical bus is tightly regulated to  $230V_{rms}$ . During the transient, the voltage oscillation is kept under 15V, i.e. 8.6% of the nominal output voltage. In Fig. 15(a), the performance with previous control is presented. If one phase voltage of all modules are positive, for instance phase a, when one modules plug out without refreshing the DC/AC working number *n*, the average block output  $((V_{1a}+V_{2a}+...,V_{na})/n))$  will become small. This means that the instantaneous input of the controller  $G_{v rec}$  becomes bigger. As a result, the output of the controller  $v_{a rec}$  is bigger, which means that a bigger voltage reference is generated. It can be observed that  $v_{a rms}$  had an overshoot. After some transient process, it reaches a random value that is not equal to 230V. However, with the proposed control, the AC critical bus voltage can be recovered to 230V as shown in Fig. 15(b). Also, under nonlinear load conditions, a similar AC critical bus voltage performance is obtained as shown in Figs. 15 (c) and (d). Since the voltage variation is quite serve under previous control, the y axis in Fig. 15 between previous control and improved control are different.

Since there is a low pass filter in the RMS value calculation block, the voltage transient process is slowed and it cannot precisely reflect the UPS output voltage performance. So that real-time voltage performance is obtained through scope to evaluate the *plug'n'play* performance. At the same time, power sharing performance between modules is also presented in Fig. 16. At  $t_a$ , DC/AC #3 is order to plug in and plug out at  $t_b$ . The active power is well shared among the modules, as well as the reactive power. At  $t_c$  and  $t_d$ , a similar operation was carried out



Fig. 16. Power sharing performance in case of module plugging in and out. (a) Active power sharing when module #3 plug in and out. (b) Reactive power sharing when module #3 plug in and out. (c) Active power sharing when module #2 plug in and out. (d) Reactive power sharing when module #2 plug in and out.

 TABLE II

 TRANSIENT TIME REQUIREMENT IN IEC-62040-3

|                | Voltage overshoot or sag (%) | Duration time (ms, |
|----------------|------------------------------|--------------------|
| Linear Load    | 14% (overshoot or sag)       | 20-40              |
|                | 12% (overshoot or sag)       | 40-60              |
|                | 11% (overshoot or sag)       | 60-100             |
|                | 10% (overshoot or sag)       | 100-1000           |
|                | 12% (overshoot) /27% (sag)   | 40-60              |
| Nonlinear Load | 11% (overshoot) /27% (sag)   | 60-100             |
|                | 10% (overshoot) /20% (sag)   | 100-1000           |



Fig. 17. System output voltage transient performance in case of DC/AC module plugging in and out. (a) Transient at  $t_a$ . (b) Transient at  $t_b$ .



Fig. 18. Synchronization process. (a) Overall Process. (b) Transient at  $t_{e}$ . (c) Transient at  $t_{f}$ . (d) Transient at  $t_{g}$ .

for DC/AC #2. It can be observed that both active power and reactive power are well shared. AC bus voltage transient behaviors during this two modules operation are presented in Fig. 17 and evaluated according to IEC 62040-3 [2].

Fig. 17(a) depicts the UPS output voltage transient performance at  $t_a$ . It can be observed that the whole transient time duration is around 70*ms*. The voltage overshoot when DC/AC #3 is reconnected is around 40V, as shown in Fig. 17(a), which is around 5.21% ((605V-575V)/575V) of the nominal output voltage value. According to the standard shown in TABLE II, if the voltage overshoot is less than 10% of the nominal value, the transient duration time is in the range of

100ms - 1000ms when the load is either linear or nonlinear. Consequently, it can be concluded that the system performance meets the standard IEC 62040-3 [2].

Synchronization performance of the system was also tested as shown in Fig. 18. Line-to-line voltage of phase a and b of the utility and proposed online UPS system is presented. It can be observed that the phase errors are reduced smoothly without causing any voltage oscillation.

# VI. CONCLUSION

This paper presents an improved control strategy for modular online UPS system, which aims at achieving plug'n'play capability. This control features allows the system to be maintained with less difficulty, such as serious AC critical bus voltage oscillation, unbalanced power sharing performance, synchronization problems with the utility and so on. The modules that need to be maintained can be stopped or started randomly without affecting the AC critical bus voltage. Besides the accurate active and reactive power sharing performance, the proposed control strategy presents a faster dynamic performance in case of module plugging out and in compared with the control methods proposed before according to IEC 62040-3. Moreover, a recovery and synchronization capability is achieved without using PLL. Experiments results are provided to validate the proposed control strategy. A detailed small signal model is derived to analyze the critical parameters impact on system performance using experimental data, which is able to be treated as a guidance to design the system.

#### ACKNOWLEDGMENT

The authors gratefully acknowledge the CAPES Foundation, Ministry of Education of Brazil, for the financial support, grant number BEX9233/13-0.

#### REFERENCES

- B. Singh, K. Al-Haddad, A. Chandra, "A review of active filters for power quality improvement," *Industrial Electronics, IEEE Transactions on*, vol.46, no.5, pp.960,971, Oct 1999.
- [2] B. Singh, B.N. Singh, A. Chandra, K. Al-Haddad, A. Pandey, D.P. Kothari, "A review of single-phase improved power quality AC-DC converters," *Industrial Electronics, IEEE Transactions on*, vol.50, no.5, pp.962,981, Oct. 2003.
- [3] F. Blaabjerg, R. Teodorescu, M. Liserre, A.V. Timbus, "Overview of Control and Grid Synchronization for Distributed Power Generation Systems," *Industrial Electronics, IEEE Transactions on*, vol.53, no.5, pp.1398,1409, Oct. 2006.
- [4] P.K. Jain, J.R. Espinoza, H. Jin, "Performance of a single-stage UPS system for single-phase trapezoidal-shaped AC-voltage supplies," *Power Electronics, IEEE Transactions on*, vol.13, no.5, pp.912, 923, Sep 1998.
- [5] E.K. Sato, M. Kinoshita, Y. Yamamoto, T. Amboh, "Redundant High-Density High-Efficiency Double-Conversion Uninterruptible Power System," *Industry Applications, IEEE Transactions on*, vol.46, no.4, pp.1525,1533, July-Aug. 2010.
- [6] V.M. Pacheco, L.C. Freitas, J.B. Vieira, A.A. Pereira, E.A.A. Coelho, V.J. Farias, "An online no-break with power factor correction and output voltage stabilization," *Power Electronics, IEEE Transactions on*, vol.20, no.5, pp.1109,1117, Sept. 2005.
- [7] K. Hirachi, J. Yoshitsugu, K. Nishimura, A. Chibani, M. Nakaoka, "Switched-mode PFC rectifier with high-frequency transformer link for high-power density single phase UPS," *Power Electronics Specialists Conference*, 1997, vol.1, no., pp.290-296.
- [8] H. Pinheiro, P.K. Jain, "Series-parallel resonant UPS with capacitive output DC bus filter for powering HFC networks," *Power Electronics, IEEE Transactions on*, vol.17, no.6, pp.971,979, Nov 2002.

- [9] N. Vazquez, C. Aguilar, J. Arau, R.O. Caceres, I. Barbi, J.A. Gallegos, "A novel uninterruptible power supply system with active power factor correction," *Power Electronics, IEEE Transactions on*, vol.17, no.3, pp.405,412, May 2002.
- [10] B. Zhao, Q. Song, W. Liu, Y. Xiao, "Next-Generation Multi-Functional Modular Intelligent UPS System for Smart Grid," *Industrial Electronics, IEEE Transactions on*, vol.60, no.9, pp.3602,3618, Sept. 2013.
- [11] J.M. Guerrero, L.J. Hang, J. Uceda, "Control of Distributed Uninterruptible Power Supply Systems," *Industrial Electronics, IEEE Transactions on*, vol.55, no.8, pp.2845,2859, Aug. 2008.
- [12] T. Iwade, S. Komiyama, Y. Tanimura, M. Yamanaka, M. Sakane, K. Hirachi, "A novel small-scale UPS using a parallel redundant operation system," *Telecommunications Energy Conference, 2003. INTELEC '03. The 25th International*, vol., no., pp.480, 484, 23-23 Oct. 2003.
- [13] J. Holtz, K.-H. Werner, "Multi-inverter UPS system with redundant load sharing control," *Industrial Electronics, IEEE Transactions on*, vol.37, no.6, pp.506,513, Dec 1990.
- [14] L. Woo-Cheol, L. Taeck-Ki, L. Sang-Hoon, K. Kyung-Hwan, H. Dong-seok, S. In-Young, "A master and slave control strategy for parallel operation of three-phase UPS systems with different ratings," *Applied Power Electronics Conference and Exposition, 2004. APEC '04. Nineteenth Annual IEEE*, vol.1, no., pp.456, 462 Vol.1, 2004.
- [15] M.N. Marwali, J. Jin-Woo, A. Keyhani, "Control of distributed generation systems - Part II: Load sharing control," *Power Electronics, IEEE Transactions on*, vol.19, no.6, pp.1551, 1561, Nov. 2004.
- [16] M.C. Chandorkar, D.M. Divan, Y. Hu, B. Banerjee, "Novel architectures and control for distributed UPS systems," *Applied Power Electronics Conference and Exposition, 1994. APEC '94. Conference Proceedings* 1994, Ninth Annual, vol., no., pp.683,689 vol.2, 13-17 Feb 1994.
- [17] M.C. Chandorkar, D.M. Divan, R. Adapa, "Control of parallel connected inverters in standalone AC supply systems," *Industry Applications, IEEE Transactions on*, vol.29, no.1, pp.136, 143, Jan/Feb 1993.
- [18] E.A.A. Coelho, P.C. Cortizo, P.F.D. Garcia, "Small signal stability for single phase inverter connected to stiff AC system," *Industry Applications Conference, 1999. Thirty-Fourth IAS Annual Meeting. Conference Record of the 1999 IEEE*, vol.4, no., pp.2180, 2187 vol.4, 1999.
- [19] U. Borup, F. Blaabjerg, P.N. Enjeti, "Sharing of nonlinear load in parallel-connected three-phase converters," *Industry Applications, IEEE Transactions on*, vol.37, no.6, pp.1817, 1823, Nov/Dec 2001.
- [20] E.A.A. Coelho, P.C. Cortizo, P.F.D. Garcia, "Small-signal stability for parallel-connected inverters in stand-alone AC supply systems," *Industry Applications, IEEE Transactions on*, vol.38, no.2, pp.533, 542, Mar/Apr 2002.
- [21] J.M. Guerrero, L. Garcia De Vicuna, J. Matas, M. Castilla, J. Miret, "Output Impedance Design of Parallel-Connected UPS Inverters With Wireless Load-Sharing Control," *Industrial Electronics, IEEE Transactions on*, vol.52, no.4, pp.1126,1135, Aug. 2005.
- [22] J.M. Guerrero, J. Matas, Luis Garcia de Vicuna, M. Castilla, J. Miret, "Decentralized Control for Parallel Operation of Distributed Generation Inverters Using Resistive Output Impedance," *Industrial Electronics, IEEE Transactions on*, vol.54, no.2, pp.994,1004, April 2007.
- [23] K. Brabandere, B. Bolsens, J. Keybus, A. Woyte, J. Driesen, R. Belmans, "A Voltage and Frequency Droop Control Method for Parallel Inverters," *Power Electronics, IEEE Transactions on*, vol.22, no.4, pp.1107,1115, July 2007.
- [24] E.P. Paiva, J.B. Vieira, L.C. Freitas, V.J. Farias, E.A.A. Coelho, "Small signal analysis applied to a single phase inverter connected to stiff AC system using a novel improved power controller," *Applied Power Electronics Conference and Exposition, 2005. APEC 2005. Twentieth Annual IEEE*, vol.2, no., pp.1099,1104 Vol. 2, 6-10 March 2005.
- [25] H.J. Avelar, W.A. Parreira, J.B. Vieira, L.C.G. de Freitas, E.A.A. Coelho, "A State Equation Model of a Single-Phase Grid-Connected Inverter Using a Droop Control Scheme With Extra Phase Shift Control Action," *Industrial Electronics, IEEE Transactions on*, vol.59, no.3, pp.1527,1537, March 2012.
- [26] Y. Li, C. Kao, "An Accurate Power Control Strategy for Power-Electronics-Interfaced Distributed Generation Units Operating in a Low-Voltage Multibus Microgrid," *Power Electronics, IEEE Transactions on*, vol.24, no.12, pp.2977,2988, Dec. 2009.
- [27] J.M. Guerrero, J.C. Vasquez, J. Matas, L.G. Vicuña, M. Castilla, "Hierarchical Control of Droop-Controlled AC and DC Microgrids—A General Approach Toward Standardization," *Industrial Electronics, IEEE Transactions on*, vol.58, no.1, pp.158,172, Jan. 2011.
- [28] J. He, Y. Li, "Analysis, Design, and Implementation of Virtual Impedance for Power Electronics Interfaced Distributed Generation," *Industry*

Applications, IEEE Transactions on, vol.47, no.6, pp.2525, 2538, Nov.-Dec. 2011.

- [29] W. Yao, M. Chen, J. Matas, J.M. Guerrero, Z. Qian, "Design and Analysis of the Droop Control Method for Parallel Inverters Considering the Impact of the Complex Impedance on the Power Sharing," *Industrial Electronics, IEEE Transactions on*, vol.58, no.2, pp.576,588, Feb. 2011.
- [30] F.K.A. Lima, C.G.C. Branco, J.M. Guerrero, L.J.C.B.C. Neto, S.S. Carvalho, R.P. Torrico-Bascope, "Analysis, modelling, and simulation of droop control with virtual impedance loop applied to parallel UPS systems," *Industrial Electronics Society, IECON 2013 39th Annual Conference of the IEEE*, vol., no., pp.1524,1529, 10-13 Nov. 2013.

#### VII. BIOGRAPHIES



**Chi Zhang** (S'14) received the B.S degree in electronics and information engineering from Zhejiang University (ZJU), Hangzhou, China in 2012. Between 2012 and 2013, he works as a Master student in National Engineering Research Center for Applied Power Electronics in Zhejiang University. He is currently working toward his Ph.D in power electronic at the

Department of Energy Technology, Aalborg University, Denmark.

His research interests include power electronics converter design in modular uninterruptible power supply systems, active power filter systems and renewable energy generation systems.



**Ernane Antônio Alves Coelho** was born in Teofilo Otoni, Brazil, in 1962. He received the B.S. degree in electrical engineering from the Federal University of Minas Gerais, Belo Horizonte, Brazil, the M.S. degree from the Federal University of Santa Catarina, Florianopolis, Brazil, and the Ph.D. degree from the Federal University of

Minas Gerais in 1987, 1989, and 2000, respectively. In 1989, he joined the Electrical Engineering Faculty at Federal University of Uberlandia, where he is corrently a Full Professor. In 2014, he was a Visiting Professor with the Microgrid Research Group, Institute of Energy Technology, Aalborg University, Aalborg, Denmark. He is a member of the Brazilian Power Electronic Society (SOBRAEP). He has been working with the Power Electronics Research Group at Federal University of Uberlandia, state of Minas Gerais, Brazil. His research interests are Power-factor Correction, PV and Fuel Cell Systems, Microgrid Modelling and Digital Control by microcontrollers and DSP's.



Josep M. Guerrero (S'01-M'04-SM'08-FM'15) received the B.S. degree in telecommunications engineering, the M.S. degree in electronics engineering, and the Ph.D. degree in power electronics from the Technical University of Catalonia, Barcelona, in 1997, 2000 and 2003, respectively. Since 2011, he has been a

Full Professor with the Department of Energy Technology, Aalborg University, Denmark, where he is responsible for the Microgrid Research Program. From 2012 he is a guest Professor at the Chinese Academy of Science and the Nanjing University of Aeronautics and Astronautics; from 2014 he is chair Professor in Shandong University; and from 2015 he is a distinguished guest Professor in Hunan University.

His research interests is oriented to different microgrid aspects, including power electronics, distributed energy-storage systems, hierarchical and cooperative control, energy management systems, and optimization of microgrids and islanded minigrids. Prof. Guerrero is an Associate Editor for the IEEE TRANSACTIONS ON POWER ELECTRONICS, the IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, and the IEEE Industrial Electronics Magazine, and an Editor for the IEEE TRANSACTIONS on SMART GRID and IEEE TRANSACTIONS on ENERGY CONVERSION. He has been Guest Editor of the IEEE TRANSACTIONS ON POWER ELECTRONICS Special Issues: Power Electronics for Wind Energy Conversion and Power Electronics for Microgrids; the IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS Special Sections: Uninterruptible Power Supplies systems, Renewable Energy Systems, Distributed Generation and Microgrids, and Industrial Applications and Implementation Issues of the Kalman Filter; and the IEEE TRANSACTIONS on SMART GRID Special Issue on Smart DC Distribution Systems. He was the chair of the Renewable Energy Systems Technical Committee of the IEEE Industrial Electronics Society. In 2014 and 2015 he was awarded by Thomson Reuters as Highly Cited Researcher, and in 2015 he was elevated as IEEE Fellow for his contributions on "distributed power systems and microgrids."



Juan C. Vasquez (M'12-SM'14) received the B.S. degree in electronics engineering from the Autonomous University of Manizales, Manizales, Colombia, and the Ph.D. degree in automatic control, robotics, and computer vision from the Technical University of Catalonia, Barcelona, Spain, in 2004 and 2009, respectively. He was with the Autonomous University of Manizales working as a teaching assistant

and the Technical University of Catalonia as a Post-Doctoral Assistant in 2005 and 2008 respectively. In 2011, he was Assistant Professor and from 2014 he is working as an Associate Professor at the Department of Energy Technology, Aalborg University, Denmark where he is the Vice Programme Leader of the Microgrids Research Program. From Feb. 2015 to April. 2015 he was a Visiting Scholar at the Center of Power Electronics Systems (CPES) at Virginia Tech. His current research interests include operation, advanced hierarchical and cooperative control, optimization and energy management applied to distributed generation in AC and DC microgrids. He has authored and co-authored more than 100 technical papers only in Microgrids where 60 of them are published in international IEEE journals.

Dr. Vasquez is currently a member of the IEC System Evaluation Group SEG4 on LVDC Distribution and Safety for use in Developed and Developing Economies, the Renewable Energy Systems Technical Committee TC-RES in IEEE Industrial Electronics, PELS, IAS, and PES Societies.