# Improvement of Post-Fault Performance of Cascaded H-bridge Multilevel Inverter

Saeed Ouni, *Student Member, IEEE*, Mohammad. R. Zolghadri, *Senior Member, IEEE*, Masih Khodabandeh, Mahmoud Shahbazi, *Member, IEEE*, Jose Rodriguez, *Fellow Member, IEEE*, Hashem Oraee, *Senior Member, IEEE*, Pablo Lezana, *Member, IEEE*, and Andres. U. Schmeisser

Abstract—This paper is focused on improving the postfault performance of Cascaded H-bridge Multilevel Inverters by decreasing the common mode voltage. First, an algorithm is proposed to determine the optimal postfault state among all possible states which have the same maximum available voltage. Furthermore, a modified technique is proposed to calculate the references of inverter phase voltages under faulty conditions. This technique leads to a decrease in the common mode voltage when the required output voltage is less than its maximum value. These solutions are mutually employed in the post-fault control system.

Simulation and experimental results confirm the effectiveness of the proposed solutions in comparison with the existing methods in different cases.

Index Terms— Cascaded H-Bridge Multilevel Inverter, Common Mode Voltage, Fault-Tolerant Inverter.

#### NOMENCLATURE

| n <sub>i</sub>        | Number of operative cells in each phase, $\forall i \in \{a, b, c\}$ . |
|-----------------------|------------------------------------------------------------------------|
| $n_a$ - $n_b$ - $n_c$ | Operating state of CHB-MLI.                                            |
| $v_{ng}$              | Common mode voltage.                                                   |
| $v_{ig}$              | Inverter phase voltages, $\forall i \in \{a, b, c\}$ .                 |
| $v_{in}$              | Output phase voltages, $\forall i \in \{a, b, c\}$ .                   |
| g                     | CHB-MLI neutral point.                                                 |
| п                     | Load neutral point.                                                    |
| V <sub>mn</sub>       | Required output phase voltage amplitude.                               |

Manuscript received May 5, 2016; revised July 5, 2016 and September 17, 2016; accepted October 17, 2016. The authors acknowledge the support of Sharif University of Technology under grant No. G930719, the Chilean Research Council (CONICYT) under grant Basal Project FB0008: Advanced Center for Electrical and Electronics Engineering (AC3E), and the Universidad Andres Bello, Chile.

S. Ouni, M. R. Zolghadri, M. Khodabandeh and H. Oraee are with the Department of Electrical Engineering, Sharif University of Technology, Av. Azadi, Tehran, Iran, (e-mail: saeedouni@ee.sharif.ir; zolghadr@sharif.ir; masih68kh@gmail.com; oraee@sharif.ir).

M. Shahbazi is with the School of Engineering and Computing Sciences, Durham University, Durham DH13LE, UK (e-mail: mahmoud.shahbazi@durham.ac.uk).

J. Rodríguez is with the Faculty of Engineering, Universidad Andres Bello, Santiago 8370146, Chile (e-mail: jose.rodriguez@unab.cl).

P. Lezana and A. U. Schmeisser are with the Department of Electrical Engineering, Universidad Técnica Federico Santa María, Valparaíso, Chile (e-mail: plablo.lezana@usm.cl; andresjk99@gmail.com).

| $V_{p,max}$        | Maximum available phase voltage amplitude in the faulty condition.         |  |  |  |  |  |  |  |
|--------------------|----------------------------------------------------------------------------|--|--|--|--|--|--|--|
| V <sub>l,max</sub> | The maximum available line-line voltage amplitude in the faulty condition. |  |  |  |  |  |  |  |
| f                  | Output voltage fundamental frequency.                                      |  |  |  |  |  |  |  |
| $u_u, u_d$         | Upper and Lower boundaries of common mode voltage, respectively.           |  |  |  |  |  |  |  |

#### I. INTRODUCTION

MULTILEVEL inverters are widely used in industry in many high power applications [1-3]. Among the conventional multilevel topologies [4-5], Cascaded H-Bridge Multilevel Inverter (CHB-MLI) is popular in high-power medium-voltage applications thanks to its modular structure [6-7]. Because of this modularity, it is possible to increase inverter reliability by using redundant cells, which become operative once the faulty cells are bypassed. Hence the inverter can continue working similar to its pre-fault condition.

However, if the number of redundant cells is increased in order to provide higher reliability, the cost will also significantly increase [8]. Furthermore, owing to the large number of semiconductors used in CHB-MLIs, these inverters are severely subjected to failure as a consequence of failure in semiconductors, driver circuits and/or DC-link electrolytic capacitors. Moreover, high-power applications of CHB-MLIs require service continuation even under faulty conditions. This so-called "fault-tolerance" is considered as an important specification for CHB-MLIs [9-11].

Fault detection is the first step to achieve fault-tolerance. Some fast and accurate methods are proposed in order to diagnose the malfunctioning cell (or cells) in CHB-MLIs [12-15]. In [12] a quick but complicated detection method is suggested, where the methods proposed in [13] and [14] are simpler and with acceptable detection time (less than one switching period). The method proposed in [15] is simple, however it is relatively slow and needs more than one fundamental period to detect the fault occurrence.

After fault detection, fault-tolerant schemes are required to guarantee inverter operation as close to normal operation as possible [16]. Some techniques are proposed in [17-22] to achieve this ability in CHB-MLIs. In these methods, after bypassing faulty cells, the goal is to reach maximum available balanced line-line voltages. To achieve this, a common mode voltage is added to all phase voltages, causing a shift in neutral point of the inverter. This technique is called the "Neutral Shift" (NS) method [17, 23]. Although the common mode voltage does not appear in output line-line voltages, it

can lead to unbearable voltage stress on the motor bearings and shaft (usually grounded), causing damage and aging [24]. Depending on the procedure of the reference voltage calculation to achieve balanced line-line voltages, the NS methods can be classified in two major groups: Vector-Based (VB) and Waveform-Based (WB) method [23].

Fundamental Phase-Shift Compensation (FPSC) post-fault algorithm is a VB method, where the modified phase voltages are obtained by using an offline phasorial calculation [20]. It is worth noting that these values are for maximum line-line voltage, and by decreasing the required line-line voltage, the magnitude of the phase voltages is proportionally decreased. The extended FPSC proposed in [19], is another VB method that resolves the conventional FPSC method's disadvantages such as having no solution or optimal solution in some faulty conditions.

Another set of the NS techniques are WB methods. The primary idea is proposed in [17-18], which is an extension of the peak reduction method used in normal condition. Another WB method, Geometric method, is based on the geometrical approach [21]. As shown in [23], WB methods provide higher maximum available voltage in comparison with VB methods, due to their peak reduction characteristic.

The Geometric method is more applicable owing to the higher maximum available voltage and unique solution for all faulty conditions. Despite common mode voltage's harmful effect on motor parts, the common mode voltage reduction has yet to be investigated. This may be due to the fact that the system is not to operate in faulty conditions for an extended period. Meanwhile common mode voltage reduction can be a plus and can be considered, especially if it does not need any additional sensors or measurements (costs).

Therefore, this paper focuses on improving the Geometric method, aiming to minimize common mode voltage injected to inverter phase voltages. The improvements are considered in two solutions. Solution I proposes an algorithm to choose the optimal post-fault state among all possible states which have the same maximum available voltage. Using the optimal state leads to generation of the maximum available voltage with the lowest common mode voltage. Solution II presents a modified algorithm to calculate the phase reference voltages in the post-fault condition. The advantage of using this solution in comparison with the Geometric method is that the common mode voltage is reduced when the required output voltage is less than its maximum value.

It is worth mentioning that in the post-fault control system, both solutions are involved. Solution I finds the optimal operating state for the faulty inverter. After that, Solution II generates the references of inverter phase voltages considering the required output voltage and the optimal state obtained by Solution I.

Simulation and experimental results are presented to verify the performance of the proposed methods.

This paper is organized in the following sections. In section II, operation of CHB-MLI under faulty conditions is investigated. In this section, after explaining CHB-MLI structure, the Geometric technique is described as a post-fault control method. The two mentioned solutions to improve the performance of CHB-MLI under faulty conditions are presented and explained in section III. Finally, an 11-level CHB-MLI prototype is implemented to verify the validity of the proposed methods' performance, and the results are shown in section IV. The paper is concluded in section V.



Fig. 1. An 11-level Cascaded H-bridge Multilevel Inverter.

# II. CASCADED H-BRIDGE MULTILEVEL INVERTER OPERATION UNDER FAULTY CONDITION

# A. Cascaded H-Bridge Multilevel Inverter Structure

In Fig. 1 an 11-level cascaded H-Bridge multilevel inverter with five cells in each phase is shown. Each cell is an H-Bridge inverter fed by a three-phase rectifier and multi-winding transformer in order to provide isolation between DC links. To minimize the system input current distortion, each set of the rectifier side windings of the transformer are designed to adjust the phase differences between two adjacent windings. This displacement angle  $(\theta_d)$  depends on the number of cells in each phase (n) and is calculated by

$$\theta_d = \frac{60^o}{n} \tag{1}$$

For an 11-level CHB-MLI (n = 5),  $\theta_d = 12^\circ$  as shown in Fig. 1. This type of transformer is called a "Phase-Shifted Transformer" and is explained in [25].

Each inverter phase voltage is a summation of its cells voltages. This voltage has a fundamental component with frequency f and is shown as  $v_{ag,1}$ ,  $v_{bg,1}$ , and  $v_{cg,1}$  for phase 'a', 'b', and 'c' respectively, and expressed by

$$v_{iq,1} = n_i m_i V_{dc} \sin(2\pi f t + \varphi_i), \quad \forall i \in \{a, b, c\}$$
<sup>(2)</sup>

where  $n_i$  is the number of cells, and  $m_i$  is the modulation index which is equal for all phases in normal operation.  $\varphi_i$  is the initial phase angle, and their difference is 120° for normal condition.

Considering  $V_{dc}$  as the base value,  $v_{ig,1}$  can be re-written in per unit (p.u.) as:

$$v_{ig,1}[p.u.] = n_i m_i \sin(2\pi f t + \varphi_i), \forall i \in \{a, b, c\}$$
 (3)

Although the number of cells in each phase is equal in normal operation, once a fault occurs, the faulty cell (or cells) is bypassed by a switch located at the output of each cell, as shown in Fig. 1. Fault detection system determines the number of remaining healthy cells in each phase  $(n_a - n_b - n_c)$  which will be used by post-fault control system. Any of the aforementioned methods [12-15] can be used for fault detection.

After bypassing the faulty cell (or cells), a fault-tolerant control algorithm must be utilized to control the inverter. Since this paper focuses on improving the Geometric method, this technique is explained in Part B as a post-fault control method.

#### B. The Geometric Post-Fault Control Method

As mentioned in the Introduction, to provide balanced lineline output voltages under faulty condition, a common mode voltage is added to all the phase voltages. The post-fault control method determines this common mode voltage.

In [21], a WB post-fault control method is suggested using the geometric approach that is called "Geometric" method. In this method, inverter phase voltages  $(v_{ag}, v_{bg}, v_{cg})$  are considered as a summation of common mode voltage  $(v_{ng})$ and the required output phase voltages  $(v_{an}, v_{bn}, v_{cn})$ .

$$v_{ig} = v_{in} + v_{ng}, \qquad \forall i \in \{a, b, c\}$$
(4)

If the amplitude of these waveforms is considered in p.u. (base value is  $V_{dc}$ ), to prevent over-modulation operation, (5) expresses the criteria of the inverter phase voltages according to the related number of operative cells.

$$-n_i < v_{ig} < n_i, \forall i \in a, b, c$$
(5)

By substituting  $v_{ig}$  from (4) into (5), the common mode voltage  $(v_{ng})$  must be restricted as:

$$-n_{i} - v_{in} < v_{ng} < n_{i} - v_{in} , \qquad \forall i \in \{a, b, c\}$$
(6)

To guarantee the satisfaction of (6) for all possible conditions,  $v_{na}$  must comply by

$$u_d < v_{ng} < u_u \tag{7}$$

, where  $u_u$  and  $u_d$  are defined in

$$\begin{cases} u_{u} = \min(n_{i} - v_{in}) \\ u_{d} = \max(-n_{i} - v_{in}), \quad \forall i \in \{a, b, c\} \end{cases}$$
(8)

Although  $v_{ng}$  can be any value which satisfies (7), the mean value of  $u_u$  and  $u_d$  is chosen in [21]. Hence,  $v_{ng}$  is calculated from

$$v_{ng} = \frac{u_u + u_d}{2} \tag{9}$$

The maximum available line-line voltage  $(V_{l,max})$  for WB methods can be calculated from

$$V_{l,max}[p.u.] = n_a + n_b + n_c - max(n_a, n_b, n_c)$$
(10)

Since common mode voltage contains higher order harmonic component for WB methods, it is expected that the amplitude of maximum available voltage is either higher or equal in comparison with VB methods [23].

#### III. PROPOSED METHOD

Although the most important task of the inverter when a fault occurs is to continue servicing as close to normal as possible, other features should be considered as well. One of the features can be the common mode voltage generated by the inverter. While common mode voltage reduction leads to a decrease in voltage stress on the motor bearings, it also reduces the inverter phase voltages' imbalance. The input current distortion is another concern that should be considered when in faulty condition. Since the input transformer is designed according to the nominal number of inverter's cells, the post-fault algorithms should provide equal loading between all cells in each phase as much as possible to minimize the input current distortion.

Due to merits of the Geometric method [21], particularly higher maximum available voltage as well as peak reduction ability, the proposed method is based on the Geometric approach, whilst trying to improve its performance. To do that, two solutions are proposed; Solution I and Solution II.

Since the maximum available voltage under some different faulty conditions may be equal, the proposed method in Solution I is focused on selecting the optimal post-fault state among them. The main object of this minimization is to achieve the lowest amount of Fundamental Component of Common Mode (FCCM) voltage for the same maximum available voltage.

The next solution, Solution II, proposes a modified post-fault control algorithm which leads to a decrease in the FCCM voltage for a given operating state where the required output voltage is less than its maximum value. These solutions are explained in Part A and Part B, respectively.

## A. Solution I

The maximum available line-line voltage depends on the remaining cells in each phase as shown in (10). It is clear that  $V_{l,max}$  may be the same for some different operating states. For example both operating states 5-4-3 and 4-4-3 give 7pu as the maximum balanced line-line voltage. On the other hand, in case of the 5-4-3 operating state, it is possible to reach the 4-4-3 state by intentionally bypassing one extra cell from phase 'a'. Hence, for the 5-4-3 state two strategies can be considered. First, all the 12 remaining cells participate in generating the maximum line-line voltage. Second, 11 cells (operating in the 4-4-3 state) generate the same maximum line-line voltage. In other words, by bypassing one extra cell in phase 'a', the state 4-4-3 can generate the same line-line voltage which can be generated by the state 5-4-3. This degree of freedom can be used for further improvement of the faulty CHB-MLI.

By considering this, it is a challenge to choose the optimal state in order to generate the maximum available voltage with minimum FCCM voltage. To determine the procedure for finding the optimal state, the operation of an 11-level CHB-MLI under two aforementioned states is investigated.

The common mode voltage, its spectrum, and the reference voltages derived from the Geometric method for the 5-4-3 and 4-4-3 operating states are depicted in Fig. 2 and Fig. 3, respectively, where the output line-line voltage is 7pu. Comparing the common mode voltage spectrums (Fig. 2(b), and Fig. 3(b)), the FCCM voltage substantially decreases from 0.948p.u. to 0.572p.u., where the 4-4-3 state is utilized. It can be concluded that among the 5-4-3 and 4-4-3 states, the 4-4-3 state is preferred due to its lower amount of the FCCM voltage value.

Although, the FCCM voltage reduces around 40% by using the 4-4-3 state instead of 5-4-3 state, dismissing one healthy cell in phase 'a' weakens this benefit. As mentioned before, to minimize the input current distortion, it is required to use all healthy cells as well.



Fig. 2. Waveforms for a 5-4-3 operating state. (a) Common mode voltage with its boundaries. (b) Common mode voltage spectrum. (c) References of inverter phase voltages.

Fig. 3. Waveforms for a 4-4-3 operating state. (a) Common mode voltage with its boundaries. (b) Common mode voltage spectrum. (c) References of inverter phase voltages.

To overcome this flaw, a technique is proposed to utilize all the healthy cells as well as minimizing the FCCM voltage.

In this method, the optimal state (i.e. 4-4-3) is still selected to calculate the reference voltages by using the Geometric method.

Now, if the number of operative cells in phase 'a' becomes '5' instead of '4', it is possible to modify these voltages in order to achieve the same output voltage.

Achieving this, since the reference voltage of phase 'a' is calculated for  $n_a = 4$ , it must be multiplied by ratio of considered cells number in phase 'a' (i.e. 4) to the operative cells number in this phase (i.e. 5). These references voltages, applied to a PWM block and the previously calculated one for phase 'a' (dashed waveform) are depicted in Fig. 2(c), and Fig. 3(c) for both states.

Additionally, the input current spectrum and its total harmonic distortion (THD) are exhibited and compared for normal condition (i.e. 5-5-5) and three post-fault conditions: 5-4-3 state using the Geometric and the proposed methods, and 4-4-3 state using the Geometric method in Fig. 4. As expected, the input current distortion is reduced by using the proposed method and the FCCM voltage is minimized as well.

Four example cases for this condition are listed in Table I, and the FCCM voltages in two related operating states are presented for each case. Although the maximum line-line voltage for both states in each case is the same, by selecting State 2 to generate the references of phase voltages, the FCCM voltage significantly decreases.

As a conclusion, if the number of remaining cells in each phase after fault occurrence satisfies (11), Solution I can find the optimal operating state. Otherwise, the current state is considered as the optimal one.

$$n_i > n_j \ge n_k$$
,  $\forall i, j, k \in \{a, b, c\}$ , and  $i \ne j \ne k$ . (11)

For further explanation, without the loss of generality, let's consider the condition (12). Obviously for other post-fault conditions (e.g. if  $n_b > n_a \ge n_c$ ) similar analysis can be



Fig. 4. Comparison of input current distortion and THD for 5-5-5, 5-4-3, and 4-4-3 operating state.

| FOUR CASES INVESTIGATED FOR THE SOLUTION I. |                                       |       |                           |  |  |  |  |
|---------------------------------------------|---------------------------------------|-------|---------------------------|--|--|--|--|
| Case                                        | Operating state FCCM<br>Voltage [p.u] |       | V <sub>l,max</sub> [p.u.] |  |  |  |  |
| Case 1                                      | State 1 (5-4-4)                       | 0.53  | 0                         |  |  |  |  |
|                                             | State 2 (4-4-4)                       | 0     | 0                         |  |  |  |  |
| Case 2                                      | State 1 (5-4-3)                       | 0.948 | 7                         |  |  |  |  |
|                                             | State 2 (4-4-3)                       | 0.572 | /                         |  |  |  |  |
| Case 3                                      | State 1 (5-3-3)                       | 0.976 | 6                         |  |  |  |  |
|                                             | State 2 (3-3-3)                       | 0     | 0                         |  |  |  |  |
| Case 4                                      | State 1 (5-3-2)                       | 1.28  | 5                         |  |  |  |  |
|                                             | State 2 (3-3-2)                       | 0.579 | 5                         |  |  |  |  |

carried out. In this case, the number of healthy cells in phase 'a' is replaced with  $n_b$  in the post-fault calculation block.

$$n_a > n_b \ge n_c \tag{12}$$

Since the number of operative cells in phase 'a' is still  $n_a$ , the calculated reference voltage of phase 'a' must be multiplied by  $\frac{n_b}{n_a}$  for correct operation of the inverter.

To analyze the boundary of application of Solution I, an 11level CHB-MLI example is considered. For this inverter, all the possible post-fault states are 114 cases, while 60 states among them (53%) satisfy the condition (11).

#### B. Solution II

In variable-speed drive application of CHB-MLI, the inverter output voltage changes based on the required speed. Therefore, the maximum available voltage may not be needed for all conditions. A comprehensive post-fault algorithm must consider this situation. To improve the inverter performance under such conditions and to decrease the FCCM voltage, it is proposed to proportionally reduce the common mode voltage when the required output voltage decreases. The reduction factor  $(D_n)$  is determined as the ratio of the required output phase voltage amplitude  $(V_{mn})$  to the maximum available phase voltage in the faulty condition  $(V_{p,max})$  as in

$$D_n = \frac{V_{mn}}{V_{p,max}} \tag{13}$$

Hence, the modified common mode voltage  $(v_n^{modified})$  is calculated by

$$v_{ng}^{modified} = \frac{u_d(t) + u_u(t)}{2} \times D_n$$
(14)

Fig. 5 depicts the block diagram of the Solution II which is a modification of the Geometric method.



Fig. 5. Block diagram of the proposed method in Solution II.

To show the effectiveness of the proposed method, an 11level inverter in operating state 5-5-3 is considered, where the output voltage modulation index (m) is 0.7, and hence  $D_n = 0.76$ . In Fig. 6(a) common mode voltage using the Geometric method and proposed method is shown with its top and bottom limits calculated from (8). It is clear that the modified common mode voltage is still located in the permitted boundary. According to the spectrum of the common mode voltage shown in Fig. 6(b), it can be verified that the FCCM voltage is decreased by 24% (0.285p.u.) by using the proposed method. Finally, the phase reference voltages for both methods are exhibited in Fig. 6(c).

For further investigation, another operating state, 5-5-1 is considered where m = 0.46 and  $D_n = 0.67$ . The common mode voltage and its spectrum using the Geometric and proposed method are shown in Fig. 7(a)-(b). It is clear that common mode voltage contains only a fundamental component which is reduced by 33% (0.77p.u.) in the proposed method. Additionally, it is expected that the only



Fig. 6. Waveforms for 5-5-3 Fig. 7. Waveforms of inverter phase voltages.

for 5-5-1 operating state with m = 0.7p.u. operating state with m = 0.46p.u. (a) Common mode voltage with (a) Common mode voltage with its its boundaries. (b) Common boundaries. (b) Common mode mode spectrum. (c) References spectrum. (c) References of inverter phase voltages.



Geometric, and the proposed method under operating state 5-5-3.

healthy cell in phase 'c' must be taken into account in order to provide the required voltage.

However, as shown in Fig. 7(c), the phase 'c' reference voltage is zero when using the Geometric method, whereas the proposed method leads to utilizing this phase as well. In other words, by applying the proposed method not only the FCCM voltage is reduced, but also the capacity of all healthy cells can appropriately be employed.

For more details, the magnitude of the FCCM voltage is compared for the Geometric and the proposed method, where an 11-level CHB-MLI works under 5-5-3 operating state and the output line-line voltage varies from zero to its maximum value (8p.u.). Fig. 8 shows that the value of the FCCM voltage can be reduced if the proposed method is employed.

Similar to (7),  $v_{ng}^{modified}$  must meet the criteria (15) in order to prevent over-modulation

$$u_d < v_{ng}^{modified} < u_u \tag{15}$$

To verify this, three different conditions are considered. First let's assume  $u_d < 0, u_u > 0$ , then it is clear that since  $0 < D_n \leq 1$ , hence

$$u_d < v_{ng} < u_u \Rightarrow u_d < v_{ng} \times D_n < u_u \tag{16}$$

, and (15) is satisfied.

Secondly assuming  $u_d > 0, u_u > 0$ , it is enough to assure that:

$$u_d < v_{ng} \times D_n \tag{17}$$

(10)

In order to verify (17), the boundary value of  $D_n$  ( $D_{nb}$ ) is defined as:

$$D_{nb} = max(\frac{u_d}{v_{ng}}) \tag{18}$$

Then, if

$$D_{nb} < D_n \tag{19}$$

, it can be guaranteed that the criteria of (17) is met.

Similarly, for the third condition in which  $u_d < 0, u_u < 0$ , it is necessary to confirm the validity of

$$D_{nb}' < D_n \tag{20}$$

Where  $D'_{nb} = \max(\frac{u_u}{v_{ng}})$ . Hence it can be assured that

$$v_{ng} \times D_n < u_u \tag{21}$$

## , and the criteria of (15) is satisfied.

Numerical investigation has been carried out to find out the situations in which (19) and (20) are satisfied. The results show that the worst cases occur where the difference between



Fig. 9. Investigation of criteria (19) satisfaction for 5-5-1, 6-6-1, and 7-7-1 operating state.

number of healthy cells in phases are very big. For instance, in 11-level inverter,  $D_n$  is closer to the boundary values in 5-5-1 operating state compared to the state 5-5-2.

In Fig. 9,  $D_n$  and  $D_{nb}$  are compared for 11, 13, and 15-level inverters, where the worst case for each inverter (i.e. 5-5-1, 6-6-1, and 7-7-1 states) are considered. Fig. 9(a) guarantees that the criteria (19) is satisfied for all situations in an 11-level inverter, while the boundary condition may happen for a 13level inverter as shown in Fig. 9(b). However as shown in Fig. 9(c), since  $D_{nb} > D_n$ , the criteria (19) is not satisfied at some phase voltages. Therefore in order to avoid overmodulation, it is necessary to limit  $v_{ng}^{modified}$  by using the limiter block demonstrated in Fig. 5. It is notable that since the results when  $u_u$  and  $u_d$  are negative are similar to the previous results, the related figure is not presented to prevent duplication.

To demonstrate what happens when  $v_{ng}^{modified}$  is restricted to its boundary values, a 15-level inverter is considered where it works in 7-7-1 operating state with  $V_{mn} = 2.3p.u$ . Fig. 10(a) shows  $v_{ng}^{modified}$  in which it is saturated at some instants. According to the phase reference voltages for both methods (i.e. the Geometric and the proposed method) as shown in Fig. 10(b), it can be inferred that by using the proposed method, not only the magnitude of the phase 'a' and 'b' voltages are reduced, but also the remaining healthy cell in phase 'c' is utilized, on the contrary to the Geometric method. Furthermore, the magnitude of the FCCM voltage drops around 50% by using the proposed method [see Fig. 10(c)].

Consequently, the block diagram shown in Fig. 11 illustrates the proposed post-fault control system by considering Solution I and Solution II. Once again it should be noted that this block diagram is for the case where  $n_a > n_b \ge n_c$ , but due to the symmetry of the inverter, for other cases similar analysis can be carried out.

Once the fault is diagnosed in the fault detection block (any of the references mentioned in introduction [12-15] can be utilized), the number of remaining healthy cells in each phase  $(n_a, n_b, n_c)$  is determined and inserted in (12). If it is satisfied, the optimal operating state  $(n_b \cdot n_b \cdot n_c)$  is selected by using Solution I, in order to use in the block diagram of Solution II (Fig. 5). Otherwise,  $n_a, n_b, n_c$  are directly applied to this block diagram to determine the reference of inverter phase voltages.



Fig. 10. Waveforms for 7-7-1 operating state, and  $V_{mn} = 2.3p.u.$  (a) Common mode voltage with its boundaries. (b) Common mode spectrum. (c) References of inverter phase voltages.

After that, Solution II must calculate the references of phase voltages which leads to reducing the common mode voltage if the output voltages are less than their maximum available voltage. It is clear that if the required output voltage is at its maximum value,  $D_n = 1$  and, consequently  $v_{ng}^{modified} = v_{ng}$ . Finally, the reference voltage of phase 'a' is multiple by 1 or  $\frac{n_b}{n_a}$  depending on the output of "if-block".

It can be concluded that since the proposed solutions reduce the common mode voltage in two different but not alternative aspects, they must mutually be considered in the post-fault control system. For example, if the condition (12) is not satisfied for a given operating state, Solution I cannot find the optimal state. But in the same operating state, if the required output voltage is less than its maximum value, Solution II leads to a decrease in the common mode voltage. Conversely, for an operating state which satisfies the condition (12), if the required output voltage is at its maximum value, only Solution I is applied and the Solution II is ineffective. Additionally, for an operating state which satisfies the condition (12), if the required output voltage is less than its maximum value both solutions lead to reducing the common mode voltage; Solution I by selecting the optimal state and Solution II by multiplying the common mode voltage with  $D_n$ .



Fig. 11. Block diagram of the proposed post-fault control system.

#### **IV. EXPERIMENTAL RESULTS**

To verify the performance of the proposed techniques, an 11level 1.5kW CHB-MLI has been implemented, as shown in Fig. 12. Each cell is connected to a 60V DC-link voltage fed by an isolated 220/50V, 200VA, 50Hz transformer. This prototype uses IRF540M Power MOSFETs operating at 1kHz switching frequency and HIP4082IP drivers. A XC6SLX9 Xilinx FPGA is used to implement the Phase-Shift PWM method to control the inverter. Additionally the proposed fault-tolerant strategies are programed in the same board. The inverter output is connected to a three-phase induction motor (see Table II). To record the results, a GPS-1204c 4-channel signal storage oscilloscope and a Fluke 199 Scopemeter are used. Additionally, the currents are measured using LEM PR30 current probes.

The different cases of experimental tests are summarized in Table III.

## A. Condition I: Solution I

The verification of the proposed method is carried out by considering two faulty conditions: 5-4-4 and 5-4-3 operating states.

Fig. 13 and Fig. 14 depict the experimental results for previously mentioned conditions. Each figure consists of four frames in which after 40ms the inverter incurs a faulty condition lasting 40ms. After that, the conventional post-fault control strategy is exerted for 40ms in order to achieve the maximum available balanced line-line output voltages. Eventually, the proposed fault-tolerant method is applied at t=120ms.

Fig. 13 illustrates the waveforms related to 5-4-4 operating state. As shown in Fig. 13(a), the inverter phase voltages incur unbalanced situation due to fault occurrence at t=40ms. After that, by using the conventional post-fault strategy at t=80ms, in spite of unbalanced phase voltages, balanced output currents are obtained (see Fig. 13(c)).

The proposed method is applied at t=120ms considering the 4-4-4 operating state instead of the 5-4-4 condition. The common mode voltage, which is depicted in Fig. 13(b), confirms that the FCCM voltage which is added to phase reference voltages has been reduced by 100% in the proposed method in comparison with the previous method, while output currents remain in same conditions (Fig. 13(c)).

Furthermore, Fig. 14 illustrates the same sequential states for 5-4-3 operating state. The proposed fault-tolerant control method, which is applied at t=120ms, brings about 4-4-3 condition for the inverter instead 5-4-3 state. It causes 23.58V (42%) reduction in the FCCM voltage in comparison with the conventional method used at t=80ms, as shown in Fig. 14(b).



Fig. 12. Experimental setup: an 11-level CHB-MLI.

| TABLE II<br>INDUCTION MOTOR CHARACTERISTICS              |     |              |    |                 |        |                                             |         |  |  |
|----------------------------------------------------------|-----|--------------|----|-----------------|--------|---------------------------------------------|---------|--|--|
| Power                                                    | V   | Voltage      |    | rent            | PF     | Spe                                         | Speed   |  |  |
| 1kW                                                      | 380 | 0V, 50Hz     | 2. | 1A              | 0.83   | 2900                                        | 2900rpm |  |  |
| TABLE III<br>DIFFERENT CASES FOR THE EXPERIMENTAL TESTS. |     |              |    |                 |        |                                             |         |  |  |
| Condition                                                |     | Case         |    | Operat<br>state | ing Re | Required output line<br>line voltage [p.u.] |         |  |  |
| Condition I                                              |     | Case study 1 |    | 5-4-4           | 1      | 8                                           |         |  |  |
| Conditio                                                 | nı  | Case study 2 |    | 5-4-3           | 3      | 7                                           |         |  |  |
| Condition II                                             |     | Case study 1 |    | 5-5-3           | 3      | 6.1                                         |         |  |  |
|                                                          |     | Case study 2 |    | 5-5-            | 1      | 4                                           |         |  |  |

The balanced operation of the inverter in post-fault condition is confirmed in Fig. 14(c).

# B. Condition II: Solution II

Case 1) Two faulty cells in phase 'c':

In this case, inverter works in operating state 5-5-3. The electrical variables for the inverter are depicted in Fig. 15, where the system operates in normal condition up to t = 20ms. Since the balanced references waveforms are generated in PWM block, it is clearly seen in Fig. 15(a) that the balanced phase voltages are provided in inverter output. Additionally, the common mode voltage through Geometric method doesn't contain a fundamental component [see Fig. 15(b)]. Contrary to previous condition—*Condition I*, the maximum achievable line-line voltage is not required and *m* is 0.7 at normal condition, hence the phase voltages have four levels out of all five healthy ones to establish the required voltage.

The fault occurs at t=40ms. The effect of the fault occurrence on the voltage and current waveforms is shown in Fig. 15, where the faulty phase (phase 'c') operates with seven levels instead of nine levels, and the load currents are unbalanced. This leads to an increase in the FCCM voltage (Fig. 15(b)).



Fig. 13. Waveforms for 5-4-4 operation state. (a) Inverter phase voltages. (b) Common mode voltage. (c) Output currents.



Fig. 14. Waveforms for 5-4-3 operation state. (a) Inverter phase voltages. (b) Common mode voltage. (c) Output currents.

After diagnosing the fault and bypassing faulty cells, the Geometric post-fault method is used to control the inverter and the results are illustrated in Fig. 15, at interval of t=80ms to t=120ms. According to the balanced load current, as shown in Fig. 15(c), it is clear that the inverter line-line voltages are also balanced. It is worth mentioning that the common mode voltage contains a fundamental component equal to 72.94V [see Fig. 15(b)].

Finally, the proposed method is applied at t=120ms. According to Fig. 15(c), the current waveforms remain unchanged and it can be inferred that the line-line voltage amplitude is the same as in the previous interval, while the common mode voltage has a 22% reduction in the fundamental component [see Fig. 15(b)].



Fig. 15. Waveforms for 5-5-3 operation state and m = 0.7. (a) Inverter phase voltages. (b) Common mode voltage. (c) Output currents.



Fig. 16. Waveforms for 5-5-1 operation state and m = 0.46. (a) Inverter phase voltages. (b) Common mode voltage. (c) Output currents.

### Case 2) Four faulty cells in phase 'c':

Another faulty condition (four faulty cells in phase 'c') is implemented in the experimental prototype in order to verify the effectiveness of the proposed method, and its results are depicted in Fig. 16, where the inverter works with m = 0.46in pre-fault condition. The inverter works under normal conditions until the fault occurs at t = 40ms. Like the previous case, at interval between fault occurrence and detection, phase voltages and load currents are unbalanced (as shown in Fig. 16(a) and 16(c)).

Although by applying the Geometric post-fault method at t=80ms, the load current (Fig. 16(c)), and consequently, lineline voltages become balanced, the one remaining healthy cell of phase 'c' isn't working as illustrated in Fig. 16(a). By using the proposed method this problem can be solved as shown in the interval of t=120ms to t=160ms in Fig. 16(a). It is clear that the output voltage of phase 'c' is not zero anymore, where the output currents (Fig. 16(c)), and consequently, output line-line voltage still remain at their same previous values. Additionally, the common mode voltage decreases in such a way that its fundamental component is reduced to 93.4V from 143.38V.

It can be concluded that the proposed method not only leads to a decrease in the FCCM voltage, but also it utilizes all of the healthy cells.

#### V. CONCLUSION

This paper has concentrated on the improvement of Cascaded H-bridge Multilevel Inverter performance under faulty conditions aiming to reduce the common mode voltage. Two solutions have been proposed. Solution I tries to reduce the common mode voltage by selecting the optimal post-fault state among all possible states with the same maximum available voltage. However, to achieve lower amount of input current distortion, all remaining healthy cells must be utilized to generate the output voltage. To do that, the previously calculated reference voltages are modified before being applied to the PWM unit. By using Solution II which is a modification of the Geometric method, it is possible to decrease the common mode voltage when the required output voltage is less than its maximum available value.

Computer simulations are carried out to evaluate the proposed methods. Moreover, a prototype has been implemented. Simulation and experimental results are in accordance and show that using the proposed methods, the fundamental component of common mode voltage is reduced in comparison with the existing methods.

#### REFERENCES

[1] S. Kouro, M. Malinowski, K. Gopakumar, J. Pou, L. Franquelo, B. Wu, J. Rodríguez, M. Perez, and J. Leon, "Recent advances and industrial applications of multilevel converters," *IEEE Trans. Ind. Electron*, vol.57, DOI 10/1109/TIE.2010.2049719, no.8, pp.2553-2580, Aug. 2010.

[2] S. Rivera, S. Kouro, b. Wu, S. Alepuz, M. Malinowski, P. Cortes, J. Rodriguez, "Multilevel direct power control—a generalized approach for grid-tied multilevel converter applications," *IEEE Trans. Power Electron.*, vol. 29, DOI 10.1109/TPEL.2013.2294711, no. 10, pp. 5592-5604, Oct. 2014.

[3] E. Babaei, S. Laali, and Z. Bayat, "A single-phase cascaded multilevel inverter based on a new basic unit with reduced number of power switches," *IEEE Trans. Ind. Electron.*, vol.62, DOI 10.1109/TIE.2014.2336601, no.2, pp.922-929, Feb. 2015.

[4] M. Malinowski, K. Gopakumar, J. Rodriguez and M. A. Perez, "A survey on cascaded multilevel inverters," *IEEE Trans. Ind. Electron*, vol.57, DOI 10.1109/TIE.2009.2030767, no.7, pp. 2197-2206, July 2010.

[5] H. Abu-Rub, J. Holtz, J. Rodriguez, and G. Baoming, "Medium-voltage multilevel converters—state of the art, challenges, and requirements in industrial applications," *IEEE Trans. Ind. Electron*, vol. 57, DOI 10.1109/TIE.2010.2043039, no. 8, pp. 2581-2596, Aug. 2010.

[6] L. K. Haw, M. S. A. Dahidah, and H. A. F. Almurib, "SHE–PWM cascaded multilevel inverter with adjustable dc voltage levels control for statcom applications," *IEEE Trans. Power Electron.*, vol. 29, DOI 10.1109/TPEL.2014.2306455, no. 12, pp. 6433 - 6444, Dec. 2014.

[7] C. D. Townsend, T. J. Summers and R. E. Betz, "Phase-shifted carrier modulation techniques for cascaded H-bridge multilevel converters," *IEEE Trans. Ind. Electron.*, vol. 62, DOI 10.1109/TIE.2015.2442516, no. 11, pp. 6684-6696, Nov. 2015.

[8] S. Ouni, N. Noroozi, M. Shahbazi, M. R. Zolghadri, and H. Oraee, "A new fault tolerant scheme for cascaded H-bridge multilevel converter", in *Proc. IEEE Electric Power and Energy Conversion Systems (EPECS)*, DOI 10.1109/EPECS.2013.6713075 Oct. 2013, pp. 1-5.

[9] M. Aleenejad, H. Mahmoudi, P. Moamaei and R. Ahmadi, "A new faulttolerant strategy based on a modified selective harmonic technique for threephase multilevel converters with a single faulty cell," *IEEE Trans. Power Electron.*, vol. 31, DOI 10.1109/TPEL.2015.2444661, no. 4, pp. 3141-3150, April 2016.

[10] Y. Yu, G. Konstantinou, B. Hredzak and V. G. Agelidis, "Operation of cascaded h-bridge multilevel converters for large-scale photovoltaic power plants under bridge failures," *IEEE Trans. Ind. Electron*, vol. 62, DOI 10.1109/TIE.2015.2434995, no. 11, pp. 7228-7236, Nov. 2015.

[11] I. Sanz, E. J. Bueno, M. Moranchel and F. J. Rodriguez, "Fault-tolerant cascaded H-bridge converter for an induction motor drive," in *Proc. Industrial Electronics Society, IECON 2015 - 41st Annual Conference of the IEEE*, DOI 10.1109/IECON.2015.7392720, Nov. 2015, pp. 3980-3985.

[12] T. Wang, H. Xu, J. Han, E. Elbouchikhi, and M. E. H. Benbouzid, "Cascaded h-bridge multilevel inverter system fault diagnosis using a pca and multiclass relevance vector machine approach," *IEEE Trans. Power Electron.*, vol. 30, DOI 10.1109/TPEL.2015.2393373, no. 12, pp. 7006-7018, Dec. 2015.

[13] S. Ouni, J. Rodriguez, M. Shahbazi, M. Zolghadri, H. Oraee, P. Lezana, and A. U. Schmeisser, "A fast and simple method to detect short circuit fault in cascaded H-bridge multilevel inverter," in *Proc. International Conference on Industrial Technology ICIT*, DOI 10.1109/ICIT.2015.7125206, March. 2015, pp. 866-871.

[14] M. Shahbazi, and M. Zolghadri, "Fast detection of open-switch fault in cascaded H-Bridge multilevel converter," in *Proc. Drives Systems and Technologies Conference PEDSTC'6*, DOI 10.1109/PEDSTC.2015.7093332, Feb. 2015, pp. 538-543.

[15] A. Yazdani, H. Sepahvand, M.L. Crow, and M. Ferdowsi, "Fault detection and mitigation in multilevel converter STATCOMs," *IEEE Trans. Ind. Electron.*, vol. 58, DOI 10.1109/TIE.2010.2050415, no. 4, pp. 1307–1315, Apr. 2011.

[16] A. Mora, P. Lezana and J. Juliet, "Control Scheme for an Induction Motor Fed by a Cascade Multicell Converter Under Internal Fault," *IEEE Trans. Ind. Electron*, DOI 10.1109/TIE.2014.2308143, vol. 61, no. 11, pp. 5948-5955, Nov. 2014.

[17] P. W. Hammond, "Enhancing the reliability of modular medium-voltage drives," *IEEE Trans. Ind. Electron.*, vol. 49, DOI 10.1109/TIE.2002.803172, no. 5, pp. 948–954, Oct. 2002.

[18] P. W. Hammond, "Multiphase power supply with series connected power cells with failed cell bypass," U.S. Patent 6 222 284, Apr. 24, 2001.

[19] P. Lezana and G. Ortiz, "Extended operation of cascade multicell converters under fault condition," *IEEE Trans. Ind. Electron.*, vol. 56, DOI 10.1109/TIE.2009.2019771, no. 7, pp. 2697–2703, Jul. 2009.

[20] J. Rodriguez, P. Hammond, J. Pontt, R. Musalem, P. Lezana, and M. J. Escobar, "Operation of a medium-voltage drive under faulty conditions," *IEEE Trans. Ind. Electron.*, vol. 52, DOI 10.1109/TIE.2005.851645, no. 4, pp. 1080–1085, Aug. 2005.

[21] F. Carnielutti, H. Pinheiro and C. Rech, "Generalized carrier-based modulation strategy for cascaded multilevel converters operating under fault conditions," *IEEE Trans. Ind. Electron*, vol. 59, DOI 10.1109/TIE.2011.2157289, no. 2, pp. 679-689, Feb. 2012.

[22] P. Correa, and J. Rodriguez, "Control strategy reconfiguration for a multilevel inverter operating with bypassed cells," in *Proc. IEEE ISIE*, DOI 10.1109/ISIE.2007.4375121, Jun. 2007, pp. 3162–3167.

[23] S. Ouni, A. U. Schmeisser, M. Zolghadri, H. Oraee, J. Rodriguez, and P. Lezana, " A decision algorithm to select a proper control method for a cascaded multilevel inverter under faulty condition," in *Proc. Industrial Electronics Society, IECON 2015 - 41st Annual Conference of the IEEE*, DOI 10.1109/IECON.2015.7392856, Nov. 2015, pp. 4830-4835.

[24] N. V. Nguyen, T. K. Tu Nguyen and H. H. Lee, "A reduced switching loss pwm strategy to eliminate common-mode voltage in multilevel inverters," *IEEE Trans. Power Electron.*, vol. 30, DOI 10.1109/TPEL.2014.2377152, no. 10, pp. 5425-5438, Oct. 2015.

[25] B. Wu, *High-Power Converters and AC Drives*, New York: Wiley-IEEE Press, March 2006.



Saeed Ouni was born in Bonab, Iran, in 1985. He received the B.S. degree in electrical engineering from the Tabriz University, Tabriz, Iran, in 2007, and the M.S. degree in electrical engineering from the Sharif University of Technology, Tehran, Iran, in 2009. He is currently a Ph.D. candidate at the Department of Electrical and electronics engineering of Sharif University of Technology, Tehran, Iran. From 2013-2014, he was a Visiting Ph.D.

Student in the power electronics reach group at the Universidad Técnica Federico Santa María, Chile.

His research interests are power electronics converters, fault detection and fault-tolerant control in medium-voltage inverters.



**Mohammad Reza Zolghadri** is an associate professor and head of power system group at the department of Electrical Engineering, Sharif University of Technology, Tehran, Iran. He received his B.S. and M.S. degrees from Sharif University of Technology, in 1989 and 1992, respectively, and the Ph.D. degree from Institute National Polytechnique de Grenoble, Grenoble, France, in 1997, all in electrical engineering. In 1997 he joined the department

of Electrical Engineering of Sharif University of Technology. From 2000 to 2003, he was a Senior Researcher in the Electronics Laboratory of SAM Electronics Company, Tehran. From 2003 to 2005, he was a Visiting Professor in North Carolina A&T State University, USA. He is the founder and head of Electric Drives and Power Electronics Lab (EDPEL) at Sharif University of Technology. He is a member of founding board of Power Electronics Society of Iran (PESI). He is the author of more than 100 publications in power electronics and variable speed drives.

His fields of interest are application of power electronics in energy systems, variable speed drives, and modeling and control of power electronic converters.

#### IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS



**Masih Khodabandeh** was born in Isfahan, Iran, in 1989. He received B.S degree in electrical engineering from Isfahan University of Technology (first-class honors), and the M.S. degree in power electronics from Sharif University of Technology, in 2012 and 2014, respectively.

He has been involved in many research and industrial projects including design and implementation of ac-ac converters, multilevel

structures, LED drivers, fault detection and fault tolerant control of power electronic (PE) converters, and PE converters in electric vehicle applications.



**Mahmoud Shahbazi** received the BSc degree from the Isfahan University of Technology, Isfahan, Iran, in 2005, the MSc degree from Amirkabir University of Technology, Tehran, Iran, in 2007, and two PhD degrees from Université de Lorraine, Nancy, France, and Sharif University of Technology, Tehran, Iran in 2012, all in electrical engineering. He is currently a Research Fellow in the School of Engineering and Computing Sciences in

Durham University, Durham, UK.

His research interests are renewable energy integration, power electronic converters, and fault-tolerant control.



Jose Rodriguez received the Engineer degree in electrical engineering from the Universidad Tecnica Federico Santa Maria, in Valparaiso, Chile, in 1977 and the Dr.-Ing. degree in electrical engineering from the University of Erlangen, Erlangen, Germany, in 1985.

He has been with the Department of Electronics Engineering, Universidad Tecnica

Federico Santa Maria, since 1977, where he was full Professor and President. Since 2015 he is the President of Universidad Andres Bello in Santiago, Chile. He has coauthored two books, several book chapters and more than 400 journal and conference papers. His main research interests include multilevel inverters, new converter topologies, control of power converters, and adjustable-speed drives. Dr. Rodriguez has been an Associate Editor of the IEEE TRANSACTIONS ON POWER ELECTRONICS and IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS since 2002. He has received a number of best paper awards from journals of the IEEE. He is member of the Chilean Academy of Engineering. In 2014 he received the National Award of Applied Sciences and Technology from the government of Chile. In 2015 he received the Eugene Mittelmann Award from the Industrial Electronics Society of the IEEE.



Hashem Oraee graduated with a First Class Honours degree in Electrical and Electronics Engineering from University of Wales in Cardiff, UK in 1980 and a PhD in Electrical Machines from University of Cambridge University, UK in 1984. He is currently a Professor of Electrical Engineering at Sharif University in Iran and the President of Iran Wind Energy Association.

His research interests include various aspects of electrical machines, renewable energy and energy economics. He is Fellow of IET and a Senior Member of IEEE.



Pablo Lezana was born in Temuco, Chile, in 1977. He received the M.Sc. and Doctor degrees in electronic engineering from the Universidad Técnica Federico Santa María (UTFSM), Valparaíso, Chile, in 2005 and 2006, respectively. From 2005 to 2006, he was a Research Assistant with the Departamento de Electrónica, UTFSM. From 2007 to 2009, he worked as Researcher at the Departamento de Ingeniería Eléctrica, UTFSM, and since 2010 he holds an Associate Professor position at the

same department. Since January 2013 he is the Head of the Departamento de Ingeniería Eléctrica, UTFSM. Since 2015 he is Vice Director of the Advanced Center for Electrical and Electronic Engineering (AC3E) Basal Center, funded by the Chilean Research Council (CONICYT).

His research interests include topologies and control of power converters and modern digital control devices (DSPs and Field Programmable Gate Arrays). Dr. Lezana received the IEEE Trans. on Industrial Electronics Best Paper Award in 2007.



Andres Ulloa Schmeisser is an entrepreneur and former Electronics Engineer at Universidad Federico Santa Maria in Valparaiso, Chile. His main areas of study are in computer science and power electronics. He is passionate about software, from Hardware Description Languages to Object Oriented Programming and his applications into real world problems such as monitoring and control of industrial equipment. Since 2014 he has been cofounder

and Chief Engineer at Xompass Inc. in California USA, where he is responsible of the software development. His favorite activities are playing tennis, traveling and online videogames.