

This is a repository copy of UDE-based controller equipped with a multi-band-stop filter to improve the voltage quality of inverters.

White Rose Research Online URL for this paper: <u>https://eprints.whiterose.ac.uk/116211/</u>

Version: Accepted Version

#### Article:

Gadelovits, S., Zhong, Q.C., Kadirkamanathan, V. orcid.org/0000-0002-4243-2501 et al. (1 more author) (2017) UDE-based controller equipped with a multi-band-stop filter to improve the voltage quality of inverters. IEEE Transactions on Industrial Electronics, 64 (9). pp. 7433-7443. ISSN 0278-0046

https://doi.org/10.1109/TIE.2017.2698371

© 2017 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other users, including reprinting/ republishing this material for advertising or promotional purposes, creating new collective works for resale or redistribution to servers or lists, or reuse of any copyrighted components of this work in other works.

#### Reuse

Items deposited in White Rose Research Online are protected by copyright, with all rights reserved unless indicated otherwise. They may be downloaded and/or printed for private study, or other acts as permitted by national copyright laws. The publisher or other rights holders may allow further reproduction and re-use of the full text version. This is indicated by the licence information on the White Rose Research Online record for the item.

#### Takedown

If you consider content in White Rose Research Online to be in breach of UK law, please notify us by emailing eprints@whiterose.ac.uk including the URL of the record and the reason for the withdrawal request.



# UDE-based Controller Equipped with a Multi-Band-Stop Filter to Improve the Voltage Quality of Inverters

## S. Gadelovits, *Student Member, IEEE*, Qing-Chang Zhong, *Fellow, IEEE*, V. Kadirkamanathan, and Alon Kuperman, *Senior Member, IEEE*

Abstract-In this paper, a method to directly shape the output impedance of an inverter is proposed to reduce the total harmonic distortion of the output voltage, based on the uncertainty and disturbance estimator (UDE)-based robust control framework. It is shown that, because of the two-degree-of-freedom feature of the UDE-based control strategy, the UDE filter directly affects the inverter output impedance. A multi-band-stop filter instead of a commonly adopted low-pass filter is then proposed to directly minimize the output impedance around the harmonics to reduce the effect of nonlinear loads and assure robustness to frequency variations. Two trade-offs are revealed: one between filter bandwidth and stability and the other between robustness and the number of harmonics suppressed. The effectiveness of the proposed control strategy is fully supported by experimental results.

### *Index Terms*—Photovoltaic generators, maximum power point tracking, perturbation frequency.

#### I. INTRODUCTION

Inverters (also known as DC-to-AC converters) play an extremely important role in sustainable energy applications such as distributed generation; hybrid, hybrid electric and more electric transportation; smart grids etc. In addition, they are widely employed in uninterruptible power supplies, home appliances (induction heaters, air conditioners, refrigerators) and variable frequency drives. In other words, inverters have become a key component of many energy-conversion-related applications.

Many research activities are being carried out on important control problems associated with inverters [1]. Minimizing the total harmonic distortion (THD) of output inverter voltage

S. Gadelovits and V. Kadirkamanathan are with the Dept. of Automatic Control and Systems Engineering, University of Sheffield, Sheffield S1 3JD, UK (emails: s.gadelovits@sheffield.ac.uk, visakan@sheffield.ac.uk).

Q.-C. Zhong is with the Dept. of Electrical and Computer Engineering, Illinois Institute of Technology, Chicago, IL 60616 USA (email: zhongqc@ieee.org).

A. Kuperman is with the Dept. of Electrical and Computer Engineering, Ben-Gurion University, Beer-Sheva 8410501, Israel and also with the Dept. of Electrical Engineering and Electronics, Ariel University, Ariel 40700, Israel (email: alonk@bgu.ac.il).

under nonlinear loads is one of the common challenges for these control problem. Deadbeat [2] and hysteresis [3] controllers as well as sliding-mode [4], observer [5] and Lyapunov function [6], [7] based approaches have been utilized to improve the voltage THD in addition to selective harmonic elimination [8], repetitive [9], harmonic voltage injection [10], model predictive [11] and offset-free robust tracking [12] control strategies. Recently, output impedance based strategies have become popular due to its influence on load sharing between several inverters operating in parallel. It was shown that output impedance of an inverter changes according to the control strategy adopted [1, 13] and may hence be reduced to enhance output voltage quality [14]. Since mainstream inverters possess low-frequency inductive output impedance, resistive [15] and capacitive [16] impedance was achieved by corresponding control methods to simplify the task of compensating load harmonics. Nevertheless, in the presence of nonlinear loads, only the values of output impedance at harmonic frequencies are of particular interest while the values at the rest of bandwidth is irrelevant for THD minimization. Multiresonant controllers were proposed to minimize the relevant output impedance [17]; however, due to the fact that fundamental frequency deviations may occur, not only the output impedance should be minimized around harmonic frequencies but also robustness to frequency deviations (note that the base frequency  $\omega_0$  deviation of  $\Delta \omega_0$ becomes  $n\Delta\omega_0$  around the *n*-th harmonic) must be assured as well.

In this paper, in order to directly influence the output impedance only at the regions of interest, dual-loop control structure is adopted [18], [19]. However, unlike typical cases [20], both loops are not decoupled due to limited available control bandwidth and therefore affect each other. Consequently, coupling effect between two loops is dealt with by considering the closed loop transfer function of the inner loop when designing the outer loop, avoiding loop decoupling constraint. It should be emphasized, that dual-loop control arrangement typically yield good performance (an interested reader is referred to [21] for detailed comparison of dual loop inverter control structures). However, PID compensators are typically utilized in multiloop control arrangements, enforced by e.g. feedforward actions, characterized by the two following drawbacks: infinite gain is achieved at DC only, calling for increased control bandwidth to reduce steady state error at non-zero frequencies and coupling between tracking and disturbance rejection due to single degree of freedom.

Manuscript received October 25, 2016; revised January 12, 2017 and February 12, 2017; accepted March 04, 2017.

Utilizing multiresonant controller as the outer loop compensator eliminates the increased control bandwidth issue but does not solve the latter drawback in addition to susceptibility to frequency deviations.

In this paper, inductor current serves as the inner loop variable compensated by a proportional controller while the outer voltage loop utilizes an Uncertainty and Disturbance Estimator (UDE) based compensator to simultaneously eliminate both above mentioned drawbacks. UDE-based control strategy is based on the assumption that a continuous signal can be approximated as it is appropriately filtered, which is true for most engineering systems [22]. It is able to quickly estimate and compensate uncertainties and disturbances, providing exceptional robust performance. The UDE-based control strategy has been further elaborated in [23] - [25] and successfully applied to several control problems [26] - [31]. The two-degree of freedom nature of UDE controllers identified in [23] is utilized in this paper to decouple the tracking and disturbance rejection of inverters. It is shown that the voltage controller may directly impose disturbance rejection through the output impedance by appropriate filter design without sensing the output current. In addition, it is revealed that while a typical UDE filter is unable to cope with the task due to limited control bandwidth, the proposed multi-band-stop-filter structure may both reduce the value of output impedance around the regions of interest and provide robustness to fundamental frequency variations. The proposed design yields several trade-offs which are discussed in detail. It should be noted that direct manipulation of inverter output impedance was recently proposed in [32] utilizing measured load current. Here, output impedance construction is carried out without any information regarding the load current.

The rest of the paper is organized as follows. The proposed control structure is presented in Section II, together with brief discussions on PWM and the current controller. The voltage controller design, based on Uncertainty and Disturbance Estimator, is proposed in Section III. Experimental validation of the proposed method is demonstrated in Section IV and conclusions are made in Section VI.



Fig. 1. A typical single-phase inverter.

#### II. THE PROPOSED SYSTEM

Consider a typical inverter, consisting of a single-phase LC-filter-terminated inverter leg, powered by a dc source  $v_{DC}$  and driving a nonlinear load  $i_O$ , as shown in Fig. 1. The control signal u is converted to a PWM signal to drive the inverter leg. The system may be then described by the following set of switching-period-averaged equations, with the inductor and capacitor ESRs neglected for brevity,

$$u_{o}(t) = u(t - T_{d})v_{DC}(t)$$

$$L\frac{di_{L}(t)}{dt} = u_{o}(t) - v_{o}(t)$$
(1)
$$C\frac{dv_{o}(t)}{dt} = i_{L}(t) - i_{o}(t)$$

with  $T_d$  denoting the overall sampling and switching delay. In order to facilitate the presentation in the sequel, Table I summarizes the numerical values of system parameters.

| TABLE I.                        |       |         |  |  |  |
|---------------------------------|-------|---------|--|--|--|
| SYSTEM PARAMETER VALUES         |       |         |  |  |  |
| Parameter                       | Value | Units   |  |  |  |
| Switching frequency, $T_S^{-1}$ | 15    | kHz     |  |  |  |
| Filter inductance, L            | 3.4   | mН      |  |  |  |
| Filter capacitance, C           | 30    | $\mu F$ |  |  |  |
| Base frequency, $\omega_0$      | 100π  | rad/s   |  |  |  |
| DC link voltage, $v_{DC}$       | 195   | V       |  |  |  |

#### A. PWM sampling and switching delay

In order to minimize the overall delay  $T_d$ , asymmetric PWM has been adopted [33], where the duty cycle is updated twice in each PWM cycle, as shown in Fig. 2. The first update occurs in the beginning of the cycle, determining the ON time. The second takes place when the carrier signal reaches the maximum point, determining the OFF time. Due to the fact that PWM transport time delay depends on the duty cycle value, it should be evaluated for the worst-case possible dutycycle [34]. In a case where the duty cycle is 100% this gives  $T_{PWM} = T_s/2$  for the double-update modulation. To maximize the bandwidth of inductor current regulator, the current has to be sampled as close as possible to the PWM update instant [35] but enough to allow the DSP to perform required computations. This leads to the total delay of  $T_d = T_{PWM} +$  $T_c$ , where  $T_c$  is the DSP computational time. In the proposed system, the maximum DSP computational time was found experimentally and with added margin of 10% resulted in the value of  $T_C = 0.175T_S$ , leading to a total transport and computation delay of  $T_d = 45 \mu s$ .



Fig 2. Switching cycle timing diagram.

#### B. Current controller

The inductor current can be reformulated as

$$\frac{di_{L}(t)}{dt} = L^{-1} \left( u(t - T_{d}) v_{DC}(t) - v_{O}(t) \right).$$
(2)

Modifying the control input as

$$u(t) = \frac{1}{v_{DC}(t)} \left( u'(t) + v_O(t) \right), \tag{3}$$

the current plant may be described by

$$\frac{di_{L}(t)}{dt} = L^{-1} \left( \frac{v_{DC}(t)}{v_{DC}(t - T_{d})} \left( u'(t - T_{d}) + v_{O}(t - T_{d}) \right) - v_{O}(t) \right)$$
(4)  
  $\approx L^{-1}u'(t - T_{d}),$ 

as  $T_d^{-1}$  is much higher than bandwidths of  $v_{DC}$  and  $v_O$ . Since the modified plant is nearly disturbance-free, proportional controller

$$u'(t) = K_{PI}\left(i_{L}^{*}(t) - i_{L}(t)\right)$$
(5)

with  $i_L^*(t)$  denoting inductor current reference signal, is selected. Current loop gain and complementary sensitivity function are then obtained as

$$L_{I}(s) = \frac{K_{PI}L^{-1}}{s}e^{-T_{d}s}$$
(6)

and



Fig. 3. Current loop performance merits for  $K_{PI} = 59$  and  $T_d = 45 \mu s$ .

$$T_{I}(s) = \frac{L_{I}(s)}{1 + L_{I}(s)} = \frac{K_{PI}L^{-1}}{se^{T_{d}s} + K_{PI}L^{-1}},$$
(7)

respectively. Selecting  $K_{PI} = 59$  leads to current loop bandwidth of 2762Hz with 45° phase margin and 6dB gain margin, as shown in Fig. 3a. Fig. 3b gives the Bode diagram of the complementary sensitivity function, which is of extreme importance for voltage controller design, since  $T_I(s)$  serves as voltage loop actuator.

#### C. Voltage controller

Note that  $i_L^*$  rather than  $i_L$  is set by the voltage controller, i.e. the current closed loop controller  $T_l(s)$  must be properly taken into account. Output voltage dynamics may be rewritten as

$$\frac{dv_o(t)}{dt} = C^{-1} \left( i_L(t) - i_O(t) \right)$$

$$= \left( C_n^{-1} + \Delta C^{-1} \right) \left( i_L^*(t) + \Delta i_L(t) - i_O(t) \right) = C_n^{-1} \left( i_L^*(t) - i_O^d(t) \right),$$
(8a)

where  $C_n$  and  $\Delta C$  respectively denote nominal and uncertain parts of C,  $i_L = i_L^* + \Delta i_L$  with  $\Delta i_L$  representing inductor current tracking error and

$$i_{O}^{d}(t) = -C_{n}\Delta C^{-1}i_{L}^{*}(t) - (1 + C_{n}\Delta C^{-1})(\Delta i_{L}(t) - i_{O}(t))$$
(8b)

expresses the total lumped uncertainty and disturbance current.

Define the desired closed-loop behavior of  $v_0$  by the output of a linear time-invariant stable reference model

$$\dot{v}_{OR}(t) = -\omega_R v_{OR}(t) + \omega_R v_O^*(t) \tag{9}$$

with  $v_0^*$  denoting the output voltage reference signal and  $\omega_R > 0$ . The controller goal is to drive the error between the reference model and inverter outputs

$$e_{O}(t) = v_{OR}(t) - v_{O}(t)$$
 (10a)

to zero by forcing the following stable error dynamics,

$$\frac{de_o(t)}{dt} = -\omega_R e_o(t). \tag{10b}$$

Combining (8) - (10) results in

$$i_{L}^{*}(t) = K_{PV}\left(v_{O}^{*}(t) - v_{O}(t)\right) + i_{O}^{d}(t)$$
(11)

with  $K_{PV} = C_n \cdot \omega_R$ . The control action (11) cannot be applied directly since  $i_0^d$  is unknown. This problem is dealt with as follows. Note that according to (8a),

$$i_{O}^{d}(t) = i_{L}^{*}(t) - C_{n} \frac{dv_{O}(t)}{dt}$$
(12)

Obviously, (12) cannot be substituted in (11) as is. A UDEbased approach replaces  $i_0^d$  in (11) with its filtered estimate, given by

$$\hat{i}_{O}^{d}(t) = i_{O}^{d}(t) * g(t) = \left(i_{L}^{*}(t) - C_{n} \frac{dv_{O}(t)}{dt}\right) * g(t), \quad (13)$$

where g(t) is the impulse response of a frequency-selective linear time-invariant filter G(s) and '\*' is the convolution operator. The control law is then derived as (cf. Fig. 4)

$$i_{L}^{*}(t) = i_{L0}^{*}(t) + i_{O}^{*}(t)$$
$$= K_{PV} \left( v_{O}^{*}(t) - v_{O}(t) \right) + \left( i_{L}^{*}(t) - C_{n} \frac{dv_{O}(t)}{dt} \right) * g(t).$$
(14)

It is interesting to note that the voltage controller structure resembles that of a classical disturbance observer (DOB) [36] based compensator, consisting of nominal controller (here,  $K_{PV}$ ) and disturbance observer (here, UDE). Therefore, even though proportional nominal controller is used in the subsequent derivations to shape the tracking response, a more advanced compensator (e.g. PID, PR etc) may in general replace  $K_{PV}$ .



Fig. 4. The proposed control structure.

Taking Laplace transform of (14) and rearranging, there is

$$I_{L}^{*}(s) = C_{n}\left(\underbrace{\frac{\omega_{R}}{1-G(s)}}_{H_{FF}(s)}V_{O}^{*}(s) - \underbrace{\frac{\omega_{R}+sG(s)}{1-G(s)}}_{H_{FB}(s)}V_{O}(s)\right).$$
(15)



Fig. 5. Equivalent voltage loop diagram

The overall voltage loop structure is shown in Fig. 5 with  $T_l(s)$ playing the actuator role. Corresponding loop gain is then

$$L_V(s) = \frac{\omega_R + sG(s)}{s(1 - G(s))} T_I(s), \tag{16}$$

indicating infinite gain at DC and frequencies associated with the roots of 1-G(s). Substituting (15) into (8) and rearranging results in the following closed-loop dynamics,

$$V_{O}(s) = \frac{H_{FF}(s)T_{I}(s)}{\underbrace{s + H_{FB}(s)T_{I}(s)}_{T_{V}(s)}} V_{OR}(s) - \underbrace{\frac{C_{n}^{-1}}{\underbrace{s + H_{FB}(s)T_{I}(s)}_{Z_{O}(s)}} I_{O}^{d}(s). (17)$$

Fig. 6. Equivalent model of the single-phase inverter.

The inverter under the proposed closed loop control can then be modeled as a series connection of voltage source  $T_V(s)V_O^*(s)$  and an output impedance  $Z_O(s)$ , as shown in Fig. 6, taking the voltage  $V_O(s)$  as the output voltage and the current  $I_{\Omega}^{d}(s)$  as the output current. Obviously, it is expected that  $T_V(s) \rightarrow 1$  in order to achieve good tracking performance and

 $Z_O(s) \rightarrow 0$  in order to achieve good disturbance rejection at relevant frequencies. For the case of tracking problem, assume the total uncertainty and disturbance current and output voltage reference are given by

$$i_O^d(t) = \sum_{n=1}^{\infty} I_n \sin(n\omega_0 t + \phi_n)$$
(18)

and

$$v_O^*(t) = V_M^* \sin \omega_0 t, \qquad (19)$$

respectively. Then, there is

where

$$v_{o1}(t) = V_M^* \sin\left(\omega_0 t\right) - I_1 \left| Z_O(\omega_0) \right| \sin(\omega_0 t + \phi_1 + \arg Z_O(\omega_0))$$
  
=  $V_1 \sin\left(\omega_0 t + \theta\right)$  (21)

with

$$V_{1} = \sqrt{\left(V_{M}^{*}\right)^{2} + \left(I_{1} \left|Z_{O}(\omega_{0})\right|\right)^{2} - 2V_{M}^{*}I_{1} \left|Z_{O}(\omega_{0})\right| \cos\left(\phi_{1} + \arg Z_{O}(\omega_{0})\right)} \\ \theta = tg^{-1} \frac{\omega_{0} \left|Z_{O}(\omega_{0})\right| \sin\left(\phi_{1} + \arg Z_{O}(\omega_{0})\right)}{I_{1} \left|Z_{O}(\omega_{0})\right| \cos\left(\phi_{1} + \arg Z_{O}(\omega_{0})\right) - V_{M}^{*}};$$
  
and

$$v_{OH}(t) = -\sum_{n=2}^{\infty} I_n \left| Z_O(jn\omega_0) \right| \sin(n\omega_0 t + \phi_n + \arg Z_O(jn\omega_0)).$$
(22)

It should be emphasized that  $v_{OI}$  and  $v_{OH}$  are orthogonal and hence decoupled. As is well known, the quality of the output voltage is typically quantified by the total harmonic distortion (THD) defined as

$$THD_{V} = \frac{\sqrt{\sum_{n=2}^{\infty} (I_{n} | Z_{o}(jn\omega_{0}) |)^{2}}}{V_{1}}.$$
 (23)

Obviously, it is mainly influenced by the magnitude of output impedance at harmonic frequencies (typically odd multiples of base frequency in single phase systems and  $6n\pm 1$  in threephase applications). Hence, it is desirable to reduce the latter as much as possible in order to minimize  $THD_V$ . Nevertheless, observing (21) reveals that even if  $THD_V$  is minimized,  $v_O$  and  $v_0^*$  may still differ due to the voltage drop on the output

impedance at base frequency  $|Z_0(\omega_0)|$ . Consequently, it is desirable to reduce  $|Z_O(n\omega_0)|$  for n = 1...N with N denoting the order of the highest load harmonic possessing significant energy.

#### III. DESIGN OF UDE-BASED VOLTAGE CONTROLLER

In case  $T_I(s) = 1$ , (17) reduces to

$$V_{O}(s) = \underbrace{\frac{\omega_{R}}{s + \omega_{R}}}_{T_{V}(s)} V_{OR}(s) - \underbrace{\frac{C_{n}^{-1}}{s + \omega_{R}}}_{Z_{O}(s)} (1 - G(s)) I_{O}^{d}(s).$$
(24)

Hence, voltage loop complementary sensitivity function  $T_V(s)$ follows that of reference model (8) while tracking is decoupled from disturbance rejection by G(s), as expected from [23]. In addition, output impedance  $Z_0(s)$  is formed by series connection of two frequency-selective filters:  $Z_{OI}(s)$  =  $C_n^{-1}(s+\omega_R)^{-1}$  and  $Z_{O2}(s) = 1-G(s)$ . This means the output impedance can be designed by selecting a suitable UDE-filter G(s). Apparently, in case  $C_n^{-1} > \omega_R$ , the magnitude of  $Z_{OI}(s)$  is greater than 0dB for frequencies below  $\omega = \sqrt{C_n^{-2} - \omega_R^2}$ . Therefore, in order to reduce the output impedance,  $\omega_R$  should be increased as much as possible (this would also improve tracking). Alternatively, output impedance may be reduced by imposing  $Z_{O2}(s)$  as close to zero as possible at relevant frequencies. Unfortunately, since  $T_I(s)$  serves as the voltage loop actuator, available control bandwidth for given stability margins is limited. Therefore, tracking - disturbance rejection trade-off is expected to appear. The design is then carried out as follows. First, minimum tracking bandwidth  $\omega_{R,MIN}$  is set. Then, G(s) is selected to minimize the magnitude of  $Z_O(s)$ while respecting minimum allowed stability margins. In the subsequent analysis,  $\omega_{R,MIN} = 10 \cdot \omega_0$  is designated to assure decent tracking and minimum stability margins are set to 45° and 6dB, respectively.

#### A. Maximizing tracking bandwidth

As mentioned above, two-degrees-of-freedom control structures possess tracking/disturbance rejection trade-off. In case disturbance rejection is compromised, tracking may be enhanced. It is therefore possible to maximize the tracking bandwidth by setting G(s) = 0. The loop gain is then given by

$$L_{V}(s) = \frac{\omega_{R}}{s} \frac{K_{PI}L^{-1}}{se^{T_{d}s} + K_{PI}L^{-1}}$$
(25)

and hence  $\omega_R = \omega_{R,MAX} = 2\pi \cdot 1196$  rad/s may be achieved, bringing the system to the 6dB gain margin limit, as shown in Fig. 7a. Unfortunately, the resulting output impedance magnitude would be higher than 0dB for frequencies below  $2\pi \cdot 5170$  rad/s (cf. Fig. 7b), i.e. all the significant base frequency multiples harmonics of the load current will be amplified.

#### B. Typical UDE filters based design

Most of the applications employing UDE-based controllers utilize first order low pass Butterworth filters. Nevertheless, as stated in [23], [37] increasing filter order/decreasing relative degree/increasing cutoff frequency improve disturbance rejection. Unfortunately, it is further shown than under

bandwidth constraints, trade-off exists between the three. The consequences of utilizing different low pass Butterworth filters as UDE filters were investigated by applying the filters summarized in Table II (only strictly proper filters were considered in order to assure implementability of sG(s) in (15)).

Tint

| I ABLE II.                   |                 |                 |                                                                               |  |
|------------------------------|-----------------|-----------------|-------------------------------------------------------------------------------|--|
| LOW PASS BUTTERWORTH FILTERS |                 |                 |                                                                               |  |
| order                        | $\omega_R/2\pi$ | $\omega_F/2\pi$ | G(s)                                                                          |  |
| 0                            | 1196            | 0               | 0                                                                             |  |
| 1                            | 500             | 664             | $\omega_F$                                                                    |  |
|                              |                 |                 | $s + \omega_F$                                                                |  |
| 20                           | 500             | 530             | $\omega_F^2$                                                                  |  |
|                              |                 |                 | $s^2 + 1.41\omega_F \cdot s + \omega_F^2$                                     |  |
| 21                           | 500             | 393             | $1.41\omega_F s + \omega_F^2$                                                 |  |
|                              |                 |                 | $\overline{s^2 + 1.41\omega_F s + \omega_F^2}$                                |  |
| 32                           | 500             | 279             | $2\omega_F s^2 + 2\omega_F^2 s + \omega_F^3$                                  |  |
|                              |                 |                 | $s^3 + 2\omega_F s^2 + 2\omega_F^2 s + \omega_F^3$                            |  |
| 43                           | 500             | 215             | $2.61\omega_F s^3 + 3.41\omega_F^2 s^2 + 2.61\omega_F^3 s + \omega_F^4$       |  |
|                              |                 |                 | $s^4 + 2.61\omega_F s^3 + 3.41\omega_F^2 s^2 + 2.61\omega_F^3 s + \omega_F^4$ |  |



Fig. 7. Voltage loop performance merits utilizing filters of Table II.

The tracking bandwidth was set to  $\omega_{R,MIN}$  and then filter cutoff frequency satisfying the above-set minimum stability margins was determined. Figs. 7a and 7b demonstrate corresponding loop gains (LG) and output impedances, respectively. Two important conclusions may be then drawn:

- Even though the cutoff frequency of the filter  $G_{20}(s)$  is higher than that of  $G_{21}(s)$ , disturbance rejection capabilities of the latter are better, i.e. decreasing relative degree increases disturbance rejection. Hence, only filters with relative degree of one were considered further.

- Increasing filter order forces reducing the cut-off frequency yet improves low-frequency disturbance rejection (see the value of output impedance magnitude at base frequency). Unfortunately, medium-frequency disturbance rejection is deteriorated (the values of output impedance magnitude at [100Hz, 2000Hz] frequency range are higher than 0dB). Consequently, increasing filter order does not necessarily reduce THD, which eventually depends on the harmonic content of load current.

To conclude, utilizing low pass UDE filters under given bandwidth restrictions is insufficient to reduce the output impedance below 0dB at frequency range where load current is expected to possess significant energy.

#### C. Shaping of the output impedance

Note that  $Z_{O2}(s)$  rather than G(s) directly affects the output impedance. Therefore, it is suggested to select  $Z_{O2}(s)$  and then derive the UDE filter as  $G(s) = 1 - Z_{O2}(s)$ . Since output impedance minimization is required only at base frequency multiples, it is proposed to construct  $Z_{O2}(s)$  as a bank of series connected band-stop filters,

$$Z_{O2}(s) = \prod_{n=1}^{N} H_n(s),$$
(26)

where *n*-th harmonic filter stop band is is given by  $[n \cdot \omega_0 \cdot k, n \cdot \omega_0 / k]$  with k < 1, of which the ideal shape is shown in Fig. 8. Obviously, in order to increase filter robustness to fundamental frequency variations, the bandwidth of each filter should be maximized, i.e. *k* should be chosen as small as possible. Unfortunately, it is impossible to freely increase the overall stop band of  $Z_{O2}(s)$  without violating the minimum stability margins due to limited available control bandwidth. Consequently, maximum attainable stop band is shared by *n* filters, i.e. trade-off exists between the number of series connected filters (*N*) and the bandwidth of each filter (*k*).



In this work, elliptic band-stop filters were employed due to their ability to attain a given transition width with the smallest order [38].  $Z_{02}(s)$  was constructed by series connection of 6 second-order filters (n = 1,3,5,7,9,11) with pass-band and stop-band ripples of 0.35dB and 60dB, respectively. In order to comply with minimum stability margins, the smallest attainable value of k was found to be 0.89. The magnitude response of designed  $Z_{O2}(s)$  is shown in Fig. 9a together with that of  $Z_{OI}(s) = C_n^{-1}(s+\omega_{R,MIN})^{-1}$  and the resulting output impedance is depicted in Fig. 9b. It is interesting to note that  $Z_O(s)$  is resistive at harmonic frequencies. Since the magnitude  $Z_{OI}$  remains around 20dB throughout the region of interest, the worst-case magnitude of the impedance around harmonic frequencies is -40dB, as shown in Fig. 10.



Fig. 9. Output impedance and its components.

Note that compared to the G(s) = 0 case, the magnitude of output impedance is above 0dB for all but six relevant frequencies below  $2\pi \cdot 5170$  rad/s. Nevertheless, values of output impedance magnitude at frequencies other than in the vicinity of harmonic frequencies are not important. Hence, any harmonic load is expected to be well rejected by the inverter. Moreover, it is apparent that the magnitude of the impedance remains below -10dB in case the base frequency deviates  $\pm$ 1Hz around its nominal value, demonstrating the robustness. Bode plot of the corresponding UDE filter  $G(s) = 1 - Z_{O2}(s)$  is shown in Fig. 11. It is important to emphasize that the latter possesses unity magnitude and zero phase at the first six base frequency multiples, as desired. Fig. 12 demonstrates the resulting loop gain. It is interesting to note that the gain margin of ~6dB is the limiting factor and not the phase margin  $(\sim 65^{\circ}).$ 





#### IV. EXPERIMENTAL VERIFICATION

In order to validate the proposed control system, modified Texas Instruments High Voltage Single Phase Inverter Development Kit (TIDK) was utilized. The inverter was initially loaded by a  $33\Omega$  resistor to establish a baseline; then, the resistor was replaced by a diode rectifier (DR) with heavy RC load, as shown in Fig. 13a. Corresponding nonlinear load parameter values summarized in Table III. Inverter parameters of the experimental setup match the values given in Table I. The control system was implemented digitally using Concerto F28M35 control card. The setup is pictured in Fig. 13b.



Fig. 12. The resulting voltage loop gain.

| TABLE III.                      |       |       |  |  |
|---------------------------------|-------|-------|--|--|
| NONLINEAR LOAD PARAMETER VALUES |       |       |  |  |
| Parameter                       | Value | Units |  |  |
| Load resistance, $R_L$          | 50    | Ω     |  |  |
| Load capacitance, $C_L$         | 940   | μF    |  |  |

In the first experiment, current loop performance was examined by verifying the step response under short-circuit conditions. The result is shown in Fig. 14. According to the target current loop bandwidth of 2762Hz, 288µs is the expected five-time-constants transient duration, which is well verified.



Fig. 13. Experimental hardware with nonlinear load connected.



Fig. 14. Experimental results: Current-loop step response.

In the second experiment, nominal base frequency system operation was validated under both linear and nonlinear loads. Output voltage reference signal was set to (19) with  $V_M^* = 110\sqrt{2}$ V. Steady state, operation, no-load to full-load and full-load to no-load transitions are depicted in Figs. 15 and 16 for linear and nonlinear loads, respectively.



Fig. 15. Experimental results: Operation under linear load, nominal base frequency.

It may be concluded that the system operates well under both types of load in steady state. Fig. 17 demonstrates respective experimental frequency domain distributions and total harmonic distortions of the output voltage. The linear load case THD<sub>V</sub> = 0.87% may actually serve as a baseline, defining the noise floor. Observing the results of operation under nonlinear load, while taking the baseline into account, it may be concluded that voltage harmonics up to  $11^{\text{th}}$  are nearly absent, as planned. Corresponding experimental THD<sub>V</sub> was obtained as 2.05%, validating excellent control algorithm performance.



(c) full-load to no-load transition. Fig. 16. Experimental results: Operation under nonlinear load, nominal base frequency.

On the other hand, it takes around one cycle for the system to settle in both cases. This transient performance is satisfactory but might not be optimal due to the relatively large convergence time of the multi-band-stop-filter utilized. This is the price to pay for the excellent steady state performance.

For the sake of comparison, the system was also tested under nonlinear loading employing typical UDE controller with first and third order low pass Butterworth filters (cf. Table II). Corresponding frequency domain distributions (time-domain results are omitted for brevity) and THD<sub>V</sub> values are depicted in Fig. 18 and compared to steady state operation with the multi-band-stop filter. Apparently, UDE controller equipped with the proposed filter outperforms the classical one for both low pass filter types.







In the last experiment, steady-state operation of nonlinearly loaded system was inspected under fundamental frequency deviation up to  $\pm 1$ Hz to verify the robustness. Experimental results are shown in Fig. 19 with corresponding values of THD<sub>V</sub> summarized in Fig. 20 along with their corresponding simulated values. Apparently, THD<sub>V</sub> remains low despite base frequency variations and is in good agreement with simulations.



Fig. 19. Experimental results. Steady state operation under  $\pm 1$ Hz base frequency deviation.



Fig. 20. Simulated and experimental THD<sub>V</sub> under base frequency deviation.

#### V. CONCLUSIONS

It has been shown in the paper that it is possible to directly construct inverter output impedance utilizing uncertainty and disturbance estimator algorithm, owing to its two-degree-offreedom structure. Once desired tracking performance is established, it is possible to shape the output impedance by selecting a proper filter. In case output impedance minimization is desired to reduce the total harmonic distortion of the output voltage, multi-band-stop filter structure may be utilized. Moreover, robustness to base frequency variation was assured by increasing the bandwidth of each filter. Nevertheless, if other output impedance manipulation is looked-for, respective filter may be in general designed. It was shown that several trade-offs exist due to limited control bandwidth and should be properly managed to achieve the best results. Theoretical findings were well-validated by experimental results.

#### REFERENCES

- Q.-C. Zhong and T. Hornik, *Control of Power Inverters in Renewable* Energy and Smart Grid Integration. New York, NY, USA: Wiley-IEEE Press, 2013.
- [2] A. Kawamura, R. Chuarayapratip and T. Haneyoshi, "Deadbeat control of PWM inverter with modified pulse patterns for Uninterruptible Power Supply," *IEEE Trans. Ind. Electron.*, vol. 35, no. 2, pp. 295-300, May 1988.
- [3] O. Kukrer, H. Komurcugil and A. Doganalp, "A three-level hysteresis function approach to the sliding-mode control of single-phase UPS inverters," *IEEE Trans. Ind. Electron.*, vol. 56, no. 9, pp. 3477-3486, Sep. 2009.
- [4] H. Komurcugil, "Rotating-sliding-line-based sliding-mode control for single-phase UPS inverters," *IEEE Trans. Ind. Electron.*, vol. 59, no. 10, pp. 3719-3726, Oct. 2012.
- [5] L. Padmavathi and P. A. Janakiraman, "Self-tuned feed-forward compensation for harmonic reduction in single-phase low-voltage inverters," *IEEE Trans. Ind. Electron.*, vol. 58, no. 10, pp. 4753-4762, Oct. 2011.
- [6] H. Komurcugil, N. Altin, S. Ozdemir and I. Sefa, "Lyapunov-function and proportional-resonant-based control strategy for single-phase gridconnected VSI with LCL filter," *IEEE Trans. Ind. Electron.*, vol. 63, no. 5, pp. 2838-2849, May 2016.
- [7] H. Komurcugil, N. Altin, S. Ozdemir and I. Sefa, "An extended Lyapunov-function-based control strategy for single-phase UPS inverters," *IEEE Trans. Power Electron.*, vol. 30, no. 7, pp. 3976-3983, Jul. 2015.
- [8] A. Kavousi, B. Vahidi, R. Salehi, M. Bakhshizadeh, N. Farokhnia, and S. Fathi, "Application of the bee algorithm for selective harmonic elimination strategy in multilevel inverters," *IEEE Trans. Power Electron.*, vol. 27, no. 4, pp. 1689–1696, Apr. 2012.
- [9] B. Zhang, D. Wang, K. Zhou, and Y. Wang, "Linear phase lead compensation repetitive control of a CVCF PWM inverter," *IEEE Trans. Ind. Electron.*, vol. 55, no. 4, pp. 1595–1602, Apr. 2008. Fig. 18. Simulated and experimental THD<sub>V</sub> under base frequency deviation.
- [10] Q.-C. Zhong, "Harmonic droop controller to reduce the voltage harmonics of inverters," *IEEE Trans. Ind. Electron.*, vol. 60, no. 3, pp. 936-945, Mar. 2013.
- [11] P. Cortes, G. Ortiz, J. Yuz, J. Rodriguez, S. Vasquez and L. Franquelo, "Model predictive control of an inverter with output LC filter for UPS applications," *IEEE Trans. Ind. Electron.*, vol. 56, no. 6, pp. 1875 – 1883, Jun. 2009.
- [12] J. Lim, C. Park, J. Han and Y. Lee, "Robust tracking control of a threephase DC-AC inverter for UPS applications," *IEEE Trans. Ind. Electron.*, vol. 61, no. 8, pp. 4142 – 4151, Aug. 2014.
- [13] J. M. Guerrero, L. G. de Vicuna, J. Matas, M. Castilla, and J. Miret, "Output impedance design of parallel-connected UPS inverters with wireless load-sharing control," *IEEE Trans. Ind. Electron.*, vol. 52, no. 4, pp. 1126–1135, May. 2005

- [14] H. Deng, R. Oruganti and D. Srinivasan, "A simple control method for high-performance UPS inverters through output impedance reduction," *IEEE Trans. Ind. Electron.*, vol. 55, no. 2, pp. 888 – 898, Feb. 2008.
- [15] J. M. Guerrero, J. Matas, L. G. de Vicuna, M. Castilla, and J. Miret, "Decentralized control for parallel operation of distributed generation inverters using resistive output impedance," *IEEE Trans. Ind. Electron.*, vol. 54, no. 2, pp. 994–1004, Nov. 2007.
- [16] Q.-C. Zhong and Y. Zeng, "Control of inverters via a virtual capacitor to achieve capacitive output impedance," *IEEE Trans. Power Electron.*, vol. 29, no. 10, pp. 5568-5578, Oct. 2014.
- [17] C. Zhang, J. Guerrero, J. Vasquez and C. Seniger, "Modular plug'n'play control architectures for three phase inverters in UPS applications," *IEEE Trans. Ind. Appl.*, vol. 52, no. 3, pp. 2405 – 2414, May 2016.
- [18] S. Xu, J. Wang and J. Xu, "A current decoupling parallel control strategy of single-phase inverter with voltage and current dual closedloop feedback," *IEEE Trans. Ind. Electron.*, vol. 60, no. 4, pp. 1306-1313, Apr. 2013.
- [19] Q.-C. Zhong and T. Hornik, "Cascaded current-voltage control to improve the power quality for a grid-connected inverter with a local load," *IEEE Trans. Ind. Electron.*, vol. 60, no. 4, pp. 1344-1355, Apr. 2013.
- [20] N. Abdel-Rahim and J. Quaicoe, "Analysis and design of a multiple feedback loop control strategy for single phase voltage-source UPS inverters," *IEEE Trans. Power Electron.*, vol. 11, no. 4, pp. 532 – 541, Jul. 1996.
- [21] M. Ryan, W. Brumsickle and R. Lorenz, "Control topology options for single-phase UPS inverters," *IEEE Trans. Ind. Appl.*, vol. 33, no. 2, pp. 493 – 501, Mar. 1997.
- [22] Q.-C. Zhong and D. Rees, "Control of uncertain LTI systems based on an uncertainty and disturbance estimator," ASME J. Dyn. Syst. Meas. Control, vol. 126, pp. 905–910, 2004.
- [23] Q.-C. Zhong, A. Kuperman, and R. K. Stobart, "Design of UDE-based controllers from their two-degree-of-freedom nature," *Int. J. Robust Nonlinear Control*, vol. 21, no. 17, pp. 1994–2008, 2011.
- [24] V. Deshpande, S. Phadke, "Control of uncertain nonlinear systems using an uncertainty and disturbance estimator," ASME J. Dyn. Syst. Meas. Control, vol. 134, pp. 024501-1-7, 2012.
- [25] A. Kuperman, "Design of α-filter based UDE controllers considering finite control bandwidth," *Nonl. Dyn.*, vol. 81, no. 1, pp. 411 – 416, 2015.
- [26] A. Kuperman and Q.-C. Zhong, "UDE-based linear robust control for a class of nonlinear systems with application to wing rock motion stabilization," *Nonl. Dyn.*, vol. 81, no. 1, pp. 789 – 799, 2015.
- [27] B. Ren, Q.-C. Zhong and J. Chen, "Robust control for a class of nonaffine nonlinear systems based on the uncertainty and disturbance estimator," *IEEE Trans. Ind. Electron.*, vol. 62, no. 9, pp. 5881-5888, Sep. 2015.
- [28] R. Sanz, P. Garcia, Q.-C. Zong and P. Albertos, "Predictor-based control of a class of time-delay systems and its application to quadrotors," *IEEE Trans. Ind. Electron.*, DOI 10.1109/TIE.2016.2609378.
- [29] J. Chen, B. Ren and Q.-C. Zhong, "UDE-based trajectory tracking control of piezoelectric stages," *IEEE Trans. Ind. Electron.*, vol. 63, no. 10, pp. 6450-6459, Oct. 2016.
- [30] L. Sun, Q.-C. Zhong and K. Y. Lee, Control of a class of industrial processes with time delay based on a modified uncertainty and disturbance estimator," *IEEE Trans. Ind. Electron.*, vol. 63, no. 11, pp. 7018-7028, Nov. 2016.
- [31] J. Ren, Y. Ye, G. Xu, Q. Zhao and M. Zhu, "Uncertainty and disturbance estimator-based current control scheme for PMSM drives with a simple parameter tuning algorithm," *IEEE Trans. Power Electron.*, DOI 10.1109/TPEL.2016.2607228.
- [32] P. Sreekumar and V. Khadkikar, "Direct control of inverter impedance to achieve controllable harmonic sharing in islanded microgrid," *IEEE Trans. Ind. Electron.*, DOI 10.1109/TIE.2016.2574308.
- [33] H. Deng, R. Oruganti and D. Srinivasan, "PWM methods to handle time delay in digital control of a UPS inverter," *IEEE Power Electron. Lett.*, vol. 3, no. 1, pp. 1–6, Mar. 2005.
- [34] D. M. Van de Sype, K. D. Gusseme, A. P. Van den Bossche and J. Melkebeek, "Small-signal Z-domain analysis of digitally controlled converters," in Proc. *IEEE Power Electronics Specialists Conference*, Aachen, Germany, pp. 4299–4305, 2004.
- [35] P. Mattavelli, F. Polo, F. Dal Lago, and S. Saggini, "Analysis of controldelay reduction for the improvement of UPS voltage-loop bandwidth," *IEEE Trans. Ind. Electron.*, vol. 55, no. 8, pp. 2903–2911, Aug. 2008.

- [36] W.-H. Chen, J. Yang, L. Guo and S. Li, "Disturbance-observer-based control and related methods – an overview," *IEEE Trans. Ind. Electron.*, vol. 63, no. 2, pp. 1083 –1095, Feb. 2016.
- [37] Y. Choi, K. Yang, W. K. Chung, H. R. Kim and I. H. Suh, "On the robustness and performance of disturbance observers for second-order systems," *IEEE Trans. Aut. Contr.*, vol. 48, no. 2, pp. 315-320, Feb. 2003.
- [38] B. Porat, A Course in Digital Signal Processing. New York, NY, USA: Wiley Press, 1996.