# Ultra-Low-Power Synchronous Demodulation for Low-Level Sensor Signal Detection

Paulina Mariana Maya-Hernández, Belén Calvo-López, Member, IEEE, and María Teresa Sanz-Pascual, Member, IEEE

Abstract—The design and experimental characterization of a high-resolution analog lock-in amplifier (LIA)-based measurement system is presented in this paper. Different design strategies are used to attain a versatile solution which features programmable gain (72.6 - 82.6 dB) and operating frequency (5 -115 kHz), preserving good recovery performance. The prototype, integrated in the UMC 0.18 µm CMOS process with a single supply voltage of 1.8 V, achieves a resolution of 200 nV and a high dynamic reserve of 43.5 dB, showing significantly lower power consumption (885 µW) than high-resolution state-of-the-art LIAs with minimum size  $(0.075 \text{ mm}^2 \text{ silicon area})$ . To validate the amplitude recovery performance of the proposed single-phase LIA, it was used to measure the equivalent value of a passive resistive sensor, exhibiting a maximum error of 1.9 % when Rs is varied from 100  $\Omega$  to 10 k $\Omega$  with an input signal in the order of hundreds of microvolts. Thus, it constitutes a highly suitable choice for portable and lab-on-a-chip sensing applications.

*Index Terms*—Analog processing circuits, CMOS, lock-in amplifiers, low-voltage low-power, synchronous detection.

## I. INTRODUCTION

THE increasing interest in portable and wearable sensing devices demanded by innovative medical, scientific, industrial and environmental applications [1-6] requires from designers to develop novel integrated circuit solutions that fulfill key criteria in low-voltage energy-constrained scenarios. One critical problem encountered in battery-compatible integrated sensors is their low output signal level, which may even be outdone by noisy environments. As a result, the use of special amplification techniques addressed to increasing the signal to noise ratio (SNR) are becoming an essential part of the analog front-end electronic interface to reliably extract the signal information.

An interesting alternative with the capability to fulfill the conditions of low-cost portable systems is the use of lock-in amplifiers (LIAs), that operates under the principle of a technique known as phase sensitive detection (PSD) to recover the amplitude and phase of very low-level signals at a reference frequency  $f_0$  even in noisy environments [7, 8]. A phase sensitive detector (mixer) carries out the multiplication between

the sensor signal  $s(t)=V_{in} \sin (2\pi f_0 t)$  and the reference signal  $r(t)=V_{ref} \sin (2\pi f_0 t + \theta)$ , where  $V_{in}$  is the input amplitude to be recovered,  $f_0$  is the operating frequency, and  $\theta$  is the phase shift between the input and the reference signal. The multiplication of both signals results in a DC level, which contains information of  $V_{in}$  and  $\theta$ , and a harmonic component at twice the operating frequency, which is filtered by a LPF. If a square signal is used as reference instead, additional harmonic components result from the multiplication, but they are filtered and only a DC level is retrieved at the output, which again contains information of  $V_{in}$  and  $\theta$ . In particular, the output dc level when using a square reference signal is given by [8]:

$$V_{out\_DC} = \frac{2V_{in}V_{ref}}{\pi}\cos\theta \tag{1}$$

The output DC level is therefore directly proportional to the input amplitude, and for  $\theta = 0$ , i.e. for in-phase condition, the maximum output DC level at a given  $V_{in}$  is obtained. This principle of operation is also suitable to detect the signal information from the new generation of CMOS integrated impedance or resonant sensors [9-13], when quadrature synchronous demodulation is combined with in-phase demodulation (i.e., when dual phase synchronous detection is used).

For the implementation of the PSD operation, digital LIAs offer more flexibility, robustness and higher dynamic reserve, but their complexity is too high for them to be used in low-cost sensor applications [13-20]. In contrast, an analog implementation, with proper design techniques, can result in a simpler design with low voltage and low power consumption, as well as high dynamic reserve can be reach when input filtering stage is added [21, 22].

Although LIAs are widely used as laboratory equipment, very few versatile integrated implementations can be found in the literature for portable instruments. Some of them work in dual supply mode, not being battery-compatible [23, 24]. Others can operate with a single supply [25-27], but their power consumption lies in the order of milliwatts, which makes them unsuitable for battery-operated portable systems.

In the attempt to attain a high-performance truly portable

This work was supported by the CONACYT CB-2015-257985 Research Project and TEC2015-65750-R (MINECO-FEDER, UE).

P. M. Maya-Hernández and M. T. Sanz-Pascual are with the Department of Electronics, National Institute of Astrophysics, Optics and Electronics, Puebla 72840, Mexico (e-mail: paulina\_maya@inaoep.mx; materesa@inaoep.mx).

B. Calvo-López is with the Group of Electronic Design, Facultad de Ciencias, Aragon Institute for Engineering Research, Zaragoza 50009, Spain (e-mail: becalvo@unizar.es).

LIA, the current-mode approach arises as a promising alternative: the proposals in [21, 22, 28] render good dynamic reserve figures (48 dB) with a reduction in area (0.045 mm<sup>2</sup>) and power consumption (below 930  $\mu$ W) compared to voltage-mode implementations. However, the moderate gain, in the order of 40 dB, and the diminished output range (550 mV for 1.8 V supply) of these previous current-mode LIAs limit their resolution to tens of microvolts, thus narrowing their application range.

In this work, we focus on employing the benefits from the current-mode rectification approach to develop a high resolution and high dynamic range lock-in amplifier while preserving compactness and low power operation, necessary for portable sensing applications. This integrated circuit (IC) custom proposal is validated by measuring a resistance sensor, showing good correlation with theoretical results. The paper is organized as follows: Section II describes the proposed LIA and the design of its building blocks. Section III presents the experimental characterization of the integrated prototype. Finally, conclusions are drawn in Section IV.

## II. LOCK-IN AMPLIFIER ARCHITECTURE

The block diagram of the proposed LIA is shown in Figure 1. To increase resolution, the input stage is a high-gain fullydifferential low noise preamplifier (LNP). It is followed by a voltage-to-current converter which operates with square reference signal to perform a synchronous rectification function embedded in the output current paths to reduce the area and power consumption of the entire system. The coupling between the LNP and the transconductor is done through a high pass filter (HPF) that removes the low frequency flicker noise. Next, a transimpedance amplifier based on a two-stage amplifier and a feedback resistor is used to convert the signal back to the voltage domain with high output dynamic range and linearity. Finally, an external low-pass filter (LPF) provides information of the amplitude of the input signal, assuming that the input and reference signals are synchronized and there is no phase difference between them.

In order to design a high-performance architecture, suitable for versatile autonomous portable applications, the following requirements were established: An overall gain higher than 80 dB, with an input referred-noise below 20 nV/Hz<sup>1/2</sup> within the operating frequency range, so as to achieve a resolution in the order of hundreds of *nV* and a dynamic reserve above 40 dB; programmable gain and programmable low ( $f_{HP}$ ) and high ( $f_{BW}$ ) cut-off frequencies, in the range 1–100 kHz, relevant to most microelectromechanical (MEM) resonant sensors, so that these





parameters can be adjusted according to the final application; and finally, low power consumption (below 1mW) and minimal integration area are also critical design constraints. The gain allocation and the main specifications for each stage are shown in Figure 1. The design of each building block is next described.

## A. Low Noise Preamplifier

A Low-Noise Preamplifier is an essential block in analog processing front-ends, since it usually determines the entire system noise floor. Its design becomes a challenge especially when further specifications such as high gain and high linearity are required with low power and area consumption. In our particular case, such a high gain LNP constitutes the LIA input stage to amplify the weak input signal while preserving low noise floor to enhance resolution. A fully differential stage was selected to increase noise immunity. The LNP gain is set to 40dB; this ensures that the noise of the entire system is determined by this stage, and renders a maximum gain of 80dB for the whole LIA. Besides, the intrinsic input-referred noise must remain below 20  $nV/Hz^{1/2}$  within the operating frequency range, to detect signals in the order of hundreds of nV, which was the target specification. Finally, to prevent saturation at the LIA output, it is necessary to match the output range of the LNP with the input range of the subsequent transconductor with the purpose of avoiding the saturation of the signal. Thus, the LNP is required to drive a maximum input range from units to tens of microvolts, depending on the gain setting of the transconductor.

A LNP based on a degenerated differential pair with resistive loads was first considered [22], but it did not reach the target noise figure over the 1–100 kHz range and was thus discarded. As shown in Figure 2, our final LNP consists of a transconductance input stage and a transimpedance amplifier in a folded cascode configuration [29]. The gain is given by the ratio of transconductances,  $A_V = -g_{ml}/g_{m2}$ , where  $g_{m1}$  is the transconductance of the input pair M1, and  $g_{m2}$  is the transconductance of the load output pair M2 of the



| Transistor      | M1       | M2        | M3        | N      | <b>/</b> 14 | M        | 4C       | M5               | M6<br>M10<br>M10C |
|-----------------|----------|-----------|-----------|--------|-------------|----------|----------|------------------|-------------------|
| (W/L)<br>μm/ μm | 720/5    | 9/10      | 30/4      | 4      | 0/8         | 15       | 3/5 60/1 |                  | 27/1              |
| Transistor      | M7<br>M8 | M9<br>M9C | M1<br>M11 | 1<br>C | M<br>M1     | 12<br>2C | N        | ∕I <sub>SW</sub> | Mc                |
| (W/L)<br>μm/ μm | 20/8.5   | 18/1      | 288       | /1     | 18          | /6       | 4.:      | 5/1.3            | 60.4/20.7         |

Fig. 2. Low Noise Preamplifier.

transimpedance stage. The input signal  $V_{in} = (V_{in}^+ - V_{in}^-)$  is converted into a differential current signal  $I_{in} = (I_{in}^+ - I_{in}^-)$  by the input transistors M1. In order to ensure a low impedance path for  $I_{in}$ , the regulated cascode current mirror formed by transistors M3 and M5 is added. Transistors M3 are biased in weak inversion to increase their transconductance. Besides, this implementation keeps node A stable by means of the negative feedback loop, thus achieving a high output impedance [30, 31]. Common-mode feedback is performed by M4 working in the linear region as resistors controlled by the output commonmode voltage, which adjust the current to balance the operating point on the output branches.

A bias current  $I_b = 10 \ \mu A$  is used to supply the whole system and it is amplified to obtain  $I_{bias} = 160 \ \mu A$  as well as large dimensions were used for input transistors in order to increase the input transconductance ( $g_{ml} = 967.2 \ \mu A/V$ ) and reduce the intrinsic noise of LNP. The output transconductance is 100 times lower,  $g_{m2} = 9.7 \ \mu A/V$ , to achieve the target gain. To adjust the LNP bandwidth, MOS capacitors M<sub>C</sub> in series with PMOS switches M<sub>SW</sub> were added to the output nodes. In this way, the contribution of noise can be minimized by limiting the system bandwidth according to the frequency of the input signal. The LNP in Figure 2 exhibits a 40.2 dB gain, with an intrinsic bandwidth of 174 kHz (when  $M_{SW}$  is off), which can be reduced down to 51 kHz when  $M_{SW}$  is turned on.

Figure 3 shows the simulated input noise spectral density of the entire lock-in amplifier acting as an amplifier, without demodulation operation, compared to that of the LNP. It can be seen how the HPF effectively limits the low-frequency noise, while for frequencies above  $f_{HP}$  the LIA noise matches the LNP noise, achieving a value below 20 nV/Hz<sup>1/2</sup> starting from 1 kHz. A linear output signal swing of ± 205 mV is obtained with an input signal swing of ± 2 mV. A CMRR of 95.6 dB at 100 kHz provides a high rejection to the common-mode. Its power consumption is 383  $\mu$ W.

## B. High-Pass Filter

The LNP output signal is coupled to the transconductor input through a HPF composed of a passive capacitor  $C_{HP}$ , and a high value active resistor  $R_{HP}$ , as shown in Figure 1. This simple approach eliminates the LNP offset and low frequency noise contributions before the rectification of the signal is carried out.



Fig. 3. Input-referred noise of the LNP and the whole LIA.

The low cut-off frequency  $f_{HP} = 1/(2\pi R_{HP}C_{HP})$  is set to 450Hz to preserve a wide range of operation frequencies. A capacitance  $C_{HP} = 2$  pF, which is high enough to neglect the effect of the input capacitance of the transconductor, was chosen to attain a hardware effective solution. Accordingly, the resistance  $R_{HP}$  must have a value of 177 M $\Omega$ . This large value discards its implementation by a passive resistor, since it would enormously increase the area of integration; besides it would not be possible to tune the resistor value to adjust the cut-off frequency over process variations. Thus, to attain a large resistance with minimum area penalty,  $R_{HP}$  was implemented with MOS transistors.

We focused on active structures commonly used in the area of biomedical instrumentation under the name of pseudoresistors, which lead to very high resistive values [32-37]. In particular, an approach using diode PMOS transistors M1 and M2 connected in series, as shown in Figure 4, was adopted. A PMOS transistor M3 in parallel working in the cutoff region was added to adjust through its gate voltage  $V_{aj}$  the overall equivalent resistance  $R_{HF}$  in a 1:9 range. Long channel transistors were used to attain the desired high resistance values:  $W_{I,2}/L_{I,2} = 2.5 \ \mu m/18 \ \mu m$  and  $W_3/L_3 = 2 \ \mu m/21 \ \mu m$ .

Figure 5 shows the frequency response of the high-pass filter under corner analysis. For a typical-typical process (*tt*) and an external voltage  $V_{aj} = 0.9$  V the circuit has a cutoff frequency  $f_{HP} = 450$  Hz. The frequency shifts in the fast-fast (*ff*) and slowslow (*ss*) corners can be corrected by adjusting the voltage  $V_{aj}$ ,



Fig. 4.  $R_{HP}$  implementation.



Fig. 5.  $R_{HP}$  response in frequency domain under corner variations.

TABLE I FREQUENCY RESPONSE OF HPF UNDER CORNER ANALYSIS

| Process | V <sub>aj</sub> (V) | $f_{HP}\left(\mathbf{Hz}\right)$ |
|---------|---------------------|----------------------------------|
| tt      | 0.90                | 450                              |
| ff      | 0.90                | 1590                             |
| ff      | 1.80                | 651                              |
| SS      | 0.90                | 124                              |
| SS      | 0.83                | 494                              |

as highlighted in Table I, thus providing a reliable tunable resistor implementation. Note that a careful layout of this highpass section will be required to ensure that the use of uncoupled filters do not degrade the low-frequency CMRR of the circuit due to mismatch between components.

## C. Programmable transconductance/rectification stage

The design of the transconductor must comply with specific requirements, such as providing complementary outputs to straightforwardly perform the rectification of the signal and a programmable transconductance to adjust the gain of the entire LIA depending on the amplitude of the input signal, at low power consumption to preserve a power efficient system.

The topology of the combined transconductance/ rectification stage is shown in Figure 6 (a). In order to achieve a good trade-off between linearity and power consumption, a negative feedback gm-boosted N-type differential pair with source-degeneration (M1-M2) is used. The input transistors act as enhanced voltage followers - named flipped voltage followers (FVF) [38] – and the differential input voltage  $V_{in}$  =  $(V_{in}^{+} - V_{in})$  is buffered to the degeneration resistor  $R_{deg}$ . The linearized differential current signal, inversely proportional to  $R_{deg}$ , is copied out by loading nodes A with transistors M3 and M5 matched to M2. The complementary output is generated with two additional current mirroring branches (M7 and M9). The direction of the output current flow is controlled by the cascode transistors in the output branches, which also work as switches through their gate voltage  $V_{ref}$ . Thus, a phase-sensitive rectification is performed if a square signal with the same frequency as the input signal is used as  $V_{ref}$ . The mirror transistors M3, M5, M7 and M9 have a gain of 2 with respect to M2 in order to increase the transconductance.

Transconductance programmability is achieved by means of a variable degeneration resistor. To preserve linearity, reduced area consumption and, at the same time, facilitate digital gain control, the degeneration resistor consists of an arrangement of



Fig. 6. (a) Transconductor/rectifier schematic; (b) Digitally programmable degeneration resistance.

transistors connected in parallel and simultaneously acting as resistors and switches. To give more symmetry to the layout each branch in the array consists of two transistors in series, which work in the triode region when they are on. With the 3-bit array shown in Figure 6 (b), the output current is controlled by the digital word  $D = \{d_2, d_1, d_0\}$  as follows:

$$I_{out} = \frac{(-1)^{Vref} \cdot M \cdot V_{in}}{R_{deg}} \left\{ \frac{1}{2^n} \left[ 1 + \sum_{j=0}^{n-1} \left( 3^j - d_j 3^j \right) \right] \right\} with n = 3$$
(2)

Where  $R_{deg}$  are the degeneration resistors and M is the gain of the current mirror M3 and M5. The circuit, biased with  $I_b =$ 10 µA, has a programmable transconductance ranging from 90 µA/V at  $D = \{111\}$  to 1.19 mA/V at  $D = \{000\}$ , with a constant bandwidth of 7 MHz. The total harmonic distortion (THD) remains below –66 dB up to 18 µA<sub>pp</sub> output signal at 10kHz. Finally, the fact that this stage combines several functions not only minimizes its power consumption (389 µW) and integration area (0.016 mm<sup>2</sup>) but also those of the entire system, since the number of building blocks is reduced compared with previous implementations [21].

#### D. Transimpedance Amplifier

The transimpedance amplifier, shown in Figure 7, converts the rectified current delivered by the transconductor into voltage. To increase the output dynamic range and maintain the linearity attained by the previous stages, it consists of a conventional two-stage amplifier and a polysilicon feedback resistor  $R_f = 100 \text{ k}\Omega$ , which sets the gain (100 dB $\Omega$ ). The frequency compensation circuit consists of  $R_z = 4 \text{ k}\Omega$ ,  $C_c = 4$ pF and  $C_{C2} = 1.1$  pF. The input signal swing is 15  $\mu$ A<sub>pp</sub> and the output signal swing is 1.54 V<sub>pp</sub>. The power consumption is 113  $\mu$ W.

Considering the cascade connection of the blocks presented so far, the total gain of the system as a function of the digital word is given by the following expression:

$$A_{VT} = \frac{(-1)^{Vref} \cdot M \cdot R_{j} \cdot g_{m1}}{R_{deg} \cdot g_{m2}} \left\{ \frac{1}{2^{n}} \left[ 1 + \sum_{j=0}^{n-1} \left( 3^{j} - d_{j} 3^{j} \right) \right] \right\} \text{ with } n = 3 (3)$$

# E. Low Pass Filter

The output LPF consists of an external second order RC passive network. The cut-off frequency was set at two different values during the LIA characterization:  $f_{C_{LPF}} = 5$  Hz with 300



Fig. 7. Transimpedance Amplifier.

nF capacitors, and  $f_{C_{LPF}} = 0.5$  Hz with 3 µF capacitors. In both cases 40 k $\Omega$  resistors were used.

# III. EXPERIMENTAL CHARACTERIZATION

## A. Lock-in Performance

The proposed LIA was designed in a UMC 0.18  $\mu$ m CMOS process with 1.8 V single supply voltage. A photograph of the prototype, with an area of 262  $\mu$ m ×280  $\mu$ m, is shown in Figure 8.

Figure 9 shows the measured transfer function at each digital word when  $V_{ref} = 0$  V, i.e., without rectification. The gain at midrange frequencies and for each digital setting is reported in Table II. It can be adjusted in a 10-dB range, from 72.6 dB to 82.6 dB, according to the input amplitude range imposed by the application.



Fig. 8. Photograph of the Lock-in Amplifier prototype.



Fig. 9. Gain Programmability.

| TABLE II<br>GAIN FOR EACH DIGITAL WORD      |      |  |  |  |  |
|---------------------------------------------|------|--|--|--|--|
| $d_2$ - $d_1$ - $d_0$ A <sub>exp</sub> (dB) |      |  |  |  |  |
| 0-0-0                                       | 82.6 |  |  |  |  |
| 0-0-1                                       | 82.2 |  |  |  |  |
| 0-1-0                                       | 81.9 |  |  |  |  |
| 0-1-1                                       | 81.2 |  |  |  |  |
| 1-0-0                                       | 80.8 |  |  |  |  |
| 1-0-1                                       | 80.3 |  |  |  |  |
| 1-1-0                                       | 75.9 |  |  |  |  |
| 1-1-1                                       | 72.6 |  |  |  |  |

As explained in Section II A, a 1-bit programmable on-chip capacitor was included to adjust the higher cutoff frequency  $(f_{BW})$  of the system and limit the high frequency noise at the LNP stage. Figure 10 (a) shows this feature:  $f_{BW}$  can be set to 115 kHz ( $V_{BW} = V_{dd}$ ) or 80 kHz ( $V_{BW} = G_{nd}$ ). Furthermore, the tunable resistor  $R_{HP}$  of the HPF makes it possible to adjust the high-pass cutoff frequency as shown in Figure 10 (b), achieving an approximately linear variation of the resistance within the range of voltage ranging from 0.8 to 1.1 V. The band-pass response of the system results in a range of frequencies where the LIA can be used independently of the gain setting.

To test the capability of the LIA to recover signals submerged in noise, a square reference signal  $V_{ref}$  at the same frequency as the signal  $V_{in}$  to be detected is required. In the laboratory, a Source Meter SMU (Keithley 2336B) set to 1.8 V was used to introduce  $V_{dd}$  and simultaneously measure the supplied current to compute the total power consumption of the circuit. Note that a single-phase approach is not the most appropriate choice for phase recovery, that is why the characterization was carried out by a function generator ArbStudio 1104 to generate  $V_S$  and  $V_{ref}$  in-phase to determine the amplitude of the input signal. Amplifiers A1 and A2 were added to modify the amplitude of  $V_S$  by means of a linear configuration and obtain the desired differential input amplitude for  $V_{in}$ . The rectified output signal was observed with the Tektronix TDS210 oscilloscope and the DC voltage at the



Fig. 10. Experimental response in frequency domain of the LIA: (a) Adjustment of  $f_{BW}$  by  $V_{BW}$ ; (b) Adjustment of  $f_{HP}$  by  $V_{aj}$ .





Fig. 11. Experimental Setup: (a) Block diagram; (b) Setup photograph; (c) test PCB photograph.

LPF output was measured with the Agilent 34410A 6 <sup>1</sup>/<sub>2</sub> digit digital multimeter, an output buffer A3 was added to the measurement setup for appropriate impedance coupling with the LPF as shown in Figure 11 (a) and (b). Figure 11 (c) shows a photograph of the test PCB.

The performance of the prototype was evaluated as follows. First, proper operation of the LIA was tested when processing a noise-free sine signal operating at 10 kHz with different amplitudes. The LIA was set to operate with  $f_{HP} = 310$  Hz and  $f_{BW} = 115$  kHz. The ideal DC output  $V_{out\_DC}$  voltage is given by:

$$V_{out\_DC} = \frac{2A_{VT}V_{in}}{\pi} \tag{4}$$

Figure 12 shows both  $V_{out_DC}$  and the measured DC output  $V_{out_DC\_Meas}$  versus input signal at maximum and minimum gain. Since the measured signal presents offset, a calibration was necessary: an offset of 55 mV was subtracted from the experimental data. A relative error  $\varepsilon_r \le \pm 1.45$  % for input signals ranging from 0.2  $\mu$ V to 40  $\mu$ V was obtained after calibration. The resolution of the system is 200 nV for maximum gain and 800 nV for minimum gain; and the



Fig. 12. DC voltage vs AC input signal at maximum gain (82.6 dB) and minimum gain (72.6 dB).

sensitivity is 7.6 mV/ $\mu$ V for maximum gain and 1.85 mV/ $\mu$ V for minimum gain.

Next, the capability of the LIA to recover information from signals buried in noise was evaluated. Note that the most important parameter of a LIA is the dynamic reserve DR, which indicates the maximum full-scale noise that can be tolerated; it can also be defined as the inverse of the worst SNR that can be tolerated at the input to obtain a full-scale output signal without saturation [7]. Noise signals were generated with a function generator Agilent 33120A. A 200 nV amplitude sine input signal at 10 kHz was immersed in 21.2 µV<sub>rms</sub> white Gaussian noise with 10 MHz bandwidth. The rms value of the noise was chosen based on the maximum output amplitude that the LIA can handle before saturating. Table III summarizes the experimental data. The resulting dynamic reserve is 43.5 dB. When the cut-off frequency of the LPF is set at  $f_{C LPF} = 5$  Hz, the amplitude of the input signal can be determined with a relative error of 4.8 %, whereas the error is reduced to 3.5 %

TABLE III DYNAMIC RESERVE OF LIA IN THE RECOVERY OF A SIGNAL SUBMERGED IN WHITE GAUSSIAN NOISE

|                         | WHITE GAUSSIAN NOISE       |            |                            |                            |                                 |                       |  |  |
|-------------------------|----------------------------|------------|----------------------------|----------------------------|---------------------------------|-----------------------|--|--|
| V <sub>in</sub><br>(nV) | $V_n$<br>( $\mu V_{rms}$ ) | DR<br>(dB) | f <sub>C_LPF</sub><br>(Hz) | V <sub>out_DC</sub><br>(V) | V <sub>out_DC_Meas</sub><br>(V) | ε <sub>r</sub><br>(%) |  |  |
| 200                     | 21.2                       | 43.5       | 5.0                        | 0.902                      | 0.944                           | 4.7                   |  |  |
| 200                     | 21.2                       | 43.5       | 0.5                        | 0.902                      | 0.933                           | 3.4                   |  |  |

when  $f_{C\_LPF} = 0.5$  Hz, at the cost of increasing the measurement time from 0.3 s to 1.5 s. Note that these are the relative errors in the case when minimum input signal and maximum allowable input noise are considered.

For a noise-free input signal at 10kHz in quadrature with the reference signal, it was found that the output voltage of the LIA is  $V_{dd}/2$ , with an error lower than 0.08% both for minimum and maximum gain settings, and for the maximum allowable input amplitudes. Therefore, a high quadrature rejection would be expected if the proposed topology was modified to design a dual phase LIA for impedance measurements.

Finally, note that in equation (4) we are assuming that the sensor signal and the reference signal are in-phase, which is true for resistive sensors. However, to completely ensure this

condition, the inclusion of a phase alignment circuit would be convenient. Besides, a phase shift can be introduced by the LIA itself, if operated at low (next to the high-pass filter cutoff frequency) or high frequencies (next to the system bandwidth). This will result in a gain error, that should be calibrated for the corresponding operating frequency.

It has been shown in this Section that the proposed LIA is a highly versatile structure, as it can be adjusted to different applications with different input amplitude ranges and different operating frequencies, such as the detection of low gas concentrations [24, 26, 39] or low magnetic fields [40]. For applications that require DC rejection, the input could be done directly at the Gm-TIA stage through capacitors CHP, as proposed in [28]. This choice would allow direct coupling with lower adjustable gains, still providing adjustable cut-off frequency of the HPF and adjustable bandwidth, while reducing consumption by 42 % by eliminating the LNP. However, in order to fully profit from all the advantages of the proposed LIA, such as high gain settings, high resolution, and low input-referred noise, a capacitive coupling at the input of the proposed LIA should be used if needed [23, 39, 41].

## **B.** Resistive Sensor Measurements

In present-day a wide diversity of resistive sensors such as piezo-resistive [42, 43], magneto-resistive sensors [44, 45] or resistive gas sensors [46-48], to mention a few, can be found in different and versatile applications. Those sensors can be characterized by a simple resistive model replicating their behavior in a simple manner [49-51]. Thus, to demonstrate the functionality of the proposed single-phase LIA a resistive divider circuit was implemented in the laboratory with temperature and light controlled conditions to eliminate any variation due to these parameters, focusing only in the detection of resistive variations. This is widely used as a typical conditioning system, being a realistic practical case, as proved in [24, 26, 39].

The measurement setup system is shown in Figure 13. The resistive sensor  $R_s$  is placed into a voltage divider with a reference resistor of 1 k $\Omega$  and stimulated with a sinusoidal voltage  $V_{in} = 35 \ \mu$ V at 10 kHz. A decoupling capacitor  $C_{dec}$  followed by an analog adder was used to set the required DC level ( $V_{dd}/2$ ) at the LIA's input. The response was measured with 6 ½ digit digital multimeters, without LIA ( $V_{o\_divider}$ ) and with LIA ( $V_{o\_ut\_DC}$  rename as  $V_{odc\_LIA}$ ), for minimum and maximum gain, varying the resistance from 100  $\Omega$  to 10 k $\Omega$ , typical from piezo-resistive sensors [41, 42] and other resistive sensors [48-50].

The equivalent resistance of the sensor estimated from:

$$R_{S\_MEAS} = R_{ref} \left( \frac{A_{VT}V_{in}}{\pi V_{odc\_LIA}} - 1 \right)$$
(5)

The real resistance value  $R_s$  and the equivalent resistance  $R_{S\_MEAS}$  using the  $V_{odc\_LIA}$  measured at maximum and the minimum gain of the LIA, are presented in Table IV. Figure 14 shows the output voltage of the divider and the LIA, where can



Fig. 13. Resistive Sensor measurement system with lock-in amplifier.

 TABLE IV

 RESISTANCE SENSOR ESTIMATED FROM LIA'S OUTPUT DC VOLTAGE

|            | LIA Minim     | LIA Minimum Gain |               | um Gain |
|------------|---------------|------------------|---------------|---------|
| $R_S$      | $R_{S\_MEAS}$ | Er               | $R_{S\_MEAS}$ | Er      |
| <u>(Ω)</u> | (Ω)           | (%)              | (Ω)           | (%)     |
| 100.8      | 100.7         | 0.1              | 101.7         | -0.9    |
| 149.4      | 147.4         | 1.3              | 149.4         | 0.1     |
| 182.3      | 184.3         | -1.1             | 184.3         | -1.1    |
| 270.0      | 268.8         | 0.5              | 270.8         | -0.3    |
| 464.2      | 455.5         | 1.9              | 461.1         | 0.7     |
| 555.1      | 547.4         | 1.4              | 552.7         | 0.4     |
| 682.6      | 685.2         | -0.4             | 684.8         | -0.3    |
| 818.6      | 814.1         | 0.6              | 820.0         | -0.2    |
| 999.6      | 996.8         | 0.3              | 1001.4        | -0.2    |
| 1200.5     | 1197.3        | 0.3              | 1204.4        | -0.3    |
| 1500.1     | 1493.4        | 0.5              | 1506.5        | -0.4    |
| 2201.3     | 2197.6        | 0.2              | 2205.4        | -0.2    |
| 3303.7     | 3295.4        | 0.3              | 3313.2        | -0.2    |
| 4998.1     | 4967.8        | 0.6              | 5007.0        | -0.2    |
| 5605.6     | 5571.1        | 0.6              | 5628.1        | -0.4    |
| 6807.1     | 6764.7        | 0.6              | 6827.3        | -0.3    |
| 8204.7     | 8138.4        | 0.8              | 8224.6        | -0.2    |
| 9997.5     | 9887.9        | 1.1              | 10016.0       | -0.2    |



Fig. 14. Output Voltage for different  $R_s$  values using a voltage divider and the Lock-in amplifier.

TABLE V Performance Comparison of Integrated LIAs

| Parameter                                    | Proposed<br>LIA <sup>a, b</sup> | [21] <sup>a</sup>         | [23]     | [24] <sup>a, b</sup> | [25]  | [26]  | [27] <sup>a</sup>     |
|----------------------------------------------|---------------------------------|---------------------------|----------|----------------------|-------|-------|-----------------------|
| CMOS Technology (µm)                         | 0.18                            | 0.18                      | 0.7      | 0.35                 | 0.18  | 0.35  | 0.18                  |
| Voltage Supply (V)                           | 1.8                             | 1.8                       | ±2.5     | $\pm 1.0$            | 1.8   | 1.8   | 1.2                   |
| Gain (dB)                                    | 72.6-82.6                       | 24.7-42                   | 51-109   | 10-110               | n.a.  | 106   | 0-40                  |
| BW (kHz)                                     | 115                             | 125                       | 50       | n.a.                 | 20000 | 0.025 | 700                   |
| CMRR (dB)                                    | 96@100kHz                       | 78.3@DC                   | 60@20kHz | n.a.                 | n.a.  | n.a.  | 97                    |
| PSRR+(dB)                                    | 85@100kHz                       | 57.3@DC                   | n.a.     | n.a.                 | n.a.  | n.a.  | n.a.                  |
| PSRR- (dB)                                   | 88@100kHz                       | 50.6@DC                   | n.a.     | n.a.                 | n.a.  | n.a.  | n.a.                  |
| Input Swing (mV <sub>pp</sub> )              | 0.24                            | 17                        | 0.35     | 0.01                 | n.a.  | 0.02  | 100                   |
| Output Swing (V <sub>pp</sub> )              | 1.04                            | 1.0                       | 1.1      | 1.4                  | 1.08  | n.a.  | n.a.                  |
| Resolution $(\mu V)$                         | 0.2                             | 25                        | 0.2      | 0.5                  | n.a.  | 0.012 | 1                     |
| Sensitivity $(\mu V/\Omega)$                 | 13.6-43                         | n.a.                      | n.a.     | n.a.                 | n.a.  | n.a.  | n.a.                  |
| Dynamic Reserve (dB)                         | $43.5@\epsilon_r = 3.5\%$       | 35.5@ε <sub>r</sub> =5.3% | 50       | n.a.                 | 30    | 34    | 33@ε <sub>r</sub> =2% |
| Input-referred noise (nV/Hz <sup>1/2</sup> ) | 11.9@5kHz                       | n.a.                      | 17@20kHz | 34@77Hz              | n.a.  | n.a.  | n.a.                  |
| Power Consumption (mW)                       | 0.885                           | 0.417                     | 25       | 3                    | 37    | 2     | 1.7                   |
| Area (mm <sup>2</sup> )                      | 0.075                           | 0.013                     | 6.5      | 5                    | 5     | n.a.  | 0.073                 |
| FOM (dB)                                     | 192                             | 166                       | 180      | n.a.                 | n.a.  | 154   | 179                   |

<sup>a</sup>External LPF, <sup>b</sup>Simulated Input-referred noise

be clearly observed that, in comparison with the voltage divider, which makes impossible the extraction of the sensor signal information, the LIA is capable to detect sensor variations with steps of tens or hundreds of Ohms, even though the input signal is in the order of hundreds of microvolts with relative error below 1.9 % over all the range.

Finally, in Table V the main characteristics of the integrated LIA are summarized and compared with other CMOS integrated implementations found in the literature. The proposed architecture shows high gain and low intrinsic-noise, which leads to a resolution in the order of hundreds of nanovolts, while it also has a wide and controllable range of operation frequencies which provides higher flexibility than other implementations to adapt the system to different applications. Only [25] and [27] can be used at higher frequencies, at the cost of power consumption. The dynamic reserve is 43.5 dB, only surpassed by [23], although the error in determining the amplitude of the input signal is not specified in that case.

For fair comparison between the topologies, a figure of merit (FOM) considering the main LIA performance parameters, previously presented in [21]:

### $FOM = DR(dB) + 10\log[BW(Hz)/[Resolution (\mu V) \cdot Power(W)]] (6)$

This FOM emphasizes the dynamic reserve, which is of most importance in lock-in amplifiers, as well as power efficiency for a given bandwidth BW and resolution. Therefore, a higher FOM denotes a better performance. The best FOM is achieved by the proposed LIA, which exhibits the best trade-off between DR, resolution, power consumption and BW, when compared to previous implementations found in the literature. This fact highlights that the proposed architecture is an adequate solution for low level signal detection in portable and lab-on-a-chip applications.

# IV. CONCLUSION

A CMOS integrated lock-in amplifier has been presented. The prototype was designed to have high adjustable gain, bandwidth and low input noise, leading to a resolution of 200 nV and a high dynamic reserve of 43.5 dB with a relative error of 3.5 % in the signal recovery. The low power consumption of 885  $\mu$ W and low integration area of 0.075 mm<sup>2</sup> make it highly suitable for portable devices. These obtained figures make also the proposed interface a promising solution to measure, through a dual phase LIA, electrical impedance from the new generation of CMOS integrated impedance sensors, thus empowering the outstanding challenge of implementing truly portable fully integrated measurement systems to support such sensors.

### REFERENCES

- [1] Gerard. C. M. Meijer, "Smart Sensor System," 1st ed., John Wiley & Sons. Great Britain, 2008, pp. 11–20.
- [2] T. Moy, L. Huang, W. Rieutort-Louis, C. Wu, P. Cuff, S. Wagner, J. C. Sturm and N. Verma, "An EEG Acquisition and Biomarker-Extraction System Using Low-Noise-Amplifier and Compressive-Sensing Circuits Based on Flexible, Thin-Films Electronics", *IEEE J. Solid-State Circuits*, vol. 52, no. 1, pp. 309-321, Jan. 2017.
- [3] K. Twomey, A. Truemper and K. Murphy, "A portable Sensing System for Electronic Tongue Operations", *Sensors*, vol. 6, no. 11, pp. 1679– 1696, Nov. 2006.
- [4] J. H. Liu, Y. F. Chen, T. S. Lin, C. P. Chen, P. T. Chen, T. H. Wen, C. H. Sun, J. Y. Juang and J. A. Jiang, "An air quality monitoring system for urban areas based on the technology of wireless sensor networks", *Int. J. Smart Sensing and Intelligent Systems*, vol. 5, no. 1, pp. 191-214, Mar. 2012.
- [5] D. M. Roberge, M. Gottsponer, M. Eyholzer and N. Kockmann, "Industrial design, scale-up, and use of microreactors", *Chemistry Today*, vol. 27, no.4, pp. 8-11, Aug. 2009.
- [6] S. Tewary, S. Chakraborty, J. Majumdar, R. Majumder, D. Kundu, S. Ghosh and S. Das Gupta, "A novel approach towards designing a wearable smart health monitoring system measuring the vital parameters and emergency situations in real-time and providing the necessary medical care through telemedicine", *IEEE SCEECS*, Bhopal, India, Mar. pp. 1-8, 2016.
- [7] Lock-in amplifiers, appl. notes, Stanford Res. Sys, data sheets, 1999.
- [8] M. L. Meade, "Lock-In Amplifiers: Principles and Applications, Electronic-Edition", 2013. [Online Available]: https://sites.google.com/site/lockinamplifiers/

- [9] D. García-Romeo, B. Calvo, N. Medrano, M. P. Pina, F. Almazán, I. Pellejero, M. Urbiztondo, J. Sesé, J. Santamaría, "Portable Lock-In Amplifier for microcantilever based sensor array. Application to Explosives Detection using Co-BEA type zeolites as sensing materials", *IEEE Sensors*, pp., Nov. 2014.
- [10] C. Azzolini, A. Magnanini, M. Tonelli, G, Chiorboli, C. Morandi, "Integrated Lock-In Amplifier for Contactless Interface to Magnetically Stimulated Mechanical Resonators", *IEEE Conf. DETIS*, pp. 1-6, 2008.
- [11] M. Simic, "Complex impedance measurement system for environmental sensors characterization" Telecommunications Forum Telfor, pp. 660-663, 2014.
- [12] J. Xu, G. Meynants and P. Merken, "Low-Power Lock-In Amplifier for Complex Impedance Measurement", in *Proc. IEEE IWASI*, Trani, Italy, pp. 110-114, Jun. 2009.
- [13] M. Min and T. Parve, "Improvement of Lock-in Electrical Bio-Impedance Analyzer for Implantable Medical Devices", *IEEE Transactions on Instrumentation and Measurement*, vol. 56, no. 3, pp. 968-974, 2007.
- [14] M. O. Sonnaillon, R. Urteaga, F. J. Bonetto, "High-Frequency Digital Lock-In Amplifier Using Random Sampling", *IEEE Transactions on Instrumentation and Measurement*, vol. 57, no. 3, pp. 616-621, 2008.
- [15] J. M. Masciotti, J. M. Lasker and A. H. Hielscher, "Digital Lock-In Detection for Discriminating Multiple Modulation Frequencies With High Accuracy and Computational Efficiency", IEEE *Transactions on Instrumentation and Measurement*, vol. 57, no. 1, pp. 182-189, 2008.
- [16] J. J. Vandenbussche, P. Lee, J. Peuteman, "On the Accuracy of Digital Phase Sensitive Detectors Implemented in FPGA Technology", IEEE *Transactions on Instrumentation and Measurement.*, vol. PP, no. 99 (early access article), 2014.
- [17] R. A. MacLachlan and C. N. Riviere, "High-Speed Microscale Optical Tracking Using Digital Frequency-Domain Multiplexing", *IEEE Transactions on Instrumentation and Measurement*, vol. 58, no. 6, pp. 1991-2001, 2009.
- [18] J. Leis, P. Martin and D. Buttsworth, "A simplified digital lock-in amplifier algorithm", *Electronics Letters*, vol. 48, no. 5, pp. 259-261, 2012.
- [19] J. Aguirre, N. Medrano, B. Calvo and S. Celma, "Lock-in amplifier for portable sensing systems", *Electronics Letters*, vol. 47, no. 21, pp. 1172-1173, 2011.
- [20] G. de Graaf and R.F. Wolffenbuttel, "Lock-in amplifier techniques for low-frequency modulated sensor applications", IEEE Int. Instrumentation and Measurement Technology Conference (I2MTC), pp. 1745-1749, 2012.
- [21] P. M. Maya-Hernández, M. T. Sanz-Pascual, and B. Calvo, "CMOS Low-Power Lock-In Amplifiers With Signal Rectification in Current Domain", *IEEE Transactions on Instrumentation and Measurement*, vol. 64, no. 7, pp. 1858-1867, Jul. 2015.
- [22] P. M. Maya-Hernández, M. T. Sanz-Pascual, and B. Calvo, "Low-Power Lock-in Amplifier for high-resolution portable sensing systems", *IEEE ISCAS*, pp. 486-489, May. 2016.
- [23] A. Gnudi, L. Colalongo and G. Baccarani, "Integrated Lock-In Amplifier for Sensor Applications", in *Proc. IEEE ESSCIRC*, pp.58-61, Sep. 1999.
- [24] A. D'Amico, A. De Marcellis, C. Di Carlo, C. Di Natale, G. Ferri, E. Martinelli, R. Paolesse and V. Stornelli, "Low-voltage low-power integrated analog lock-in amplifier for gas sensor applications", *Sensors* and Actuators B: Chem., vol. 44, no. 2, pp. 400-406, Feb. 2010.
- [25] A. Hu and V. P. Chodavarapu, "General-purpose high-speed integrated lock-in amplifier with 30dB dynamic reserve at 20MHz", *Analog Integ. Circuit Signal Process.*, vol. 75, no. 3, pp. 369-382, Jun. 2013.
- [26] A. De Marcellis, G. Ferri and A. D'Amico, "One-decade frequency range, in-phase auto-aligned 1.8 V 2 mW Fully analog CMOS Integrated Lockin Amplifier for Small/Noisy Signal Detection", *IEEE Sensors J.*, vol. 16, no. 14, pp. 5690-5701, Jul. 2016.
- [27] M. R. Valero, S. Celma, N. Medrano and B. Calvo, "A CMOS 1.2-V 1.7mW lock-in amplifier for sensing applications up to 0.7 MHz", in *Proc. IEEE Sensors*, pp. 78-81, Nov. 2014.
- [28] P. M. Maya-Hernández, M. T. Sanz-Pascual, and B. Calvo, "Micropower CMOS Lock-In Amplifier for portable applications", *Electron. Lett.*, vol. 52, no. 10, pp. 828-830, May. 2016.
- [29] C. Menolfi and Q. Huaung, "A Low-Noise CMOS Instrumentation Amplifier for Thermoelectric Infrared Detectors", *IEEE J. Solid-State Circuits*, vol. 32, no. 7, pp. 968-976, Jul. 1997.
- [30] A. Zeki and H. Kuntman, "Accurate and high output impedance current mirror suitable for CMOS current output stages", *Electron. Lett.*, vol. 33, no. 12, pp. 1042-1043, Jun. 1997.

- [31] E. Sackinger and W. Guggenbuhl, "A High-Swing, high-impedance MOS cascode circuit", *IEEE J. Solid-State Circuits*, vol. 25, no. 1, pp. 289-298, Feb. 1990.
- [32] H. Rezaee-Dehsorkh, N. Ravanshad, R. Lotfi and K. Mafinezhad, "A Linear Tunable Amplifier for implantable neural recording applications", in *Proc. IEEE MWSCAS*, pp. 1-4, Aug. 2011.
- [33] F. Yazicioglu, P. Merken, R. Puers and C. Van Hoof, "A 60μW 60nV/√Hz Readout front-end for portable biopotential acquisition systems", *IEEE J. Solid-State Circuits*, vol. 42, no. 5, pp. 1100-1110, May. 2007.
- [34] F. Zhang, J. Holleman and B. P. Otis, "Design of ultra-low power biopotential amplifiers for biosignal acquisition applications", *IEEE Trans. Biomed. Circuits Syst.*, vol. 6, no. 4, pp. 344-355, Aug. 2012.
- [35] R. H. Olson, D. L. Buhl, A. M. Sirota, G. Buzsaki and K. D. Wise, "Band tunable and multiplexed integrated circuits for simultaneous recording and stimulation with microelectrode arrays", *IEEE Trans. Biomed. Circuits Syst.*, vol. 52, no. 7, pp. 1303-1311, Jul. 2005.
- [36] K. W. Yao, "Design of a neural recording amplifier with tunable pseudo resistors", in *Proc. of the IEEE SOCC*, pp. 376-379, Nov. 2011.
- [37] X. Zou, X. Xu, L. Yao and Y. Lian, "A 1-V 450-nW Fully Integrated Programmable Biomedical Sensor Interface Chip", *IEEE J. Solid-State Circuits*, vol. 44, no. 4, pp. 1067-1077, Apr. 2009.
- [38] R. G. Carvajal, J. Ramirez Angulo, A. López Martin, A. Torralba, J. Galán, A. Carlosena and F. Muñoz, "The Flipped Voltage Follower: A Useful cell for low-voltage low-power circuit design", *IEEE Trans. Circuits Syst. I*, vol. 52, no. 7, pp. 1276-1291, Jul. 2005.
- [39] P. M. Maya-Hernández, L. C. Álvarez-Simón, M. T. Sanz-Pascual, and B. Calvo, "An Integrated Low-Power Lock-In Amplifiers and Its Application to Gas Detection", *Sensors Basel.*, vol. 14, no. 9, pp. 15880-15899, 2014.
- [40] M. Díaz-Michelena, P. Cobos and C. Aroca, "Lock-in Amplifiers for AMR sensors", Sensors and Actuators A: Physical, vol. 222, no. 1, pp. 149-159, Feb. 2015.
- [41] A. De Marcellis, G. Ferri, A. D'Amico, C. Di Natale and E. Martinelli, "A Fully-Analog Lock-In Amplifier With Automatic Phase Alignment for Accurate Measurements of ppb Gas Concentrations", *IEEE Sensors J.*, vol. 12, no. 5, pp. 1377-1383, May 2012.
- [42] S. T. A. Hamdani and A. Fernando, "The Application of a Piezo-Resistive Cardiorespiratory Sensor System in an Automobile Safety Belt", *Sensors Basel*, vol. 15, pp. 7742-7753, 2015.
- [43] J. A. Hidalgo-López, O. Oballe-Peinado, J. Castellanos-Ramos, J. A. Sánchez-Durán, R. Fernández-Ramos and F. Vidal-Verdú, "High-Accuracy Readout Electronics for Piezoresistive Tactile Sensors", *Sensors Basel*, vol. 17, pp. 2513 1-12, 2017.
- [44] B. Guan, Y. Zang, X. Han and K. Zheng, "Cold-Rolled Strip Steel Stress Detection Technology Based on Magnetoresistance Sensor and the Magnetoelastic Effect", *Sensors Basel*, vol. 18, pp. 1638 1-16, 2018.
- [45] Magnetoresistive Sensors, appl. notes, Honeywell, Industry: Position and Solid State Sensing, 2003. [Online Available]: https://sensing.honeywell.com/index.php?ci\_id=50272&la\_id=1
- [46] S. Choi, K. Park, S. Lee, Y. Lim, B. Oh, H. Y. Chae, C. S. Park, H. Shin and J. J. Kim, "A Three Step Resolution-Reconfigurable Hazardous Multi-Gas Sensor Interface for Wireless Air-Quality Monitoring Applications", *Sensors Basel*, vol. 18, pp. 761 1-13, 2018.
- [47] Resistive Gas Sensor FIGARO TGS2600 Datasheet. [Online Available]: http://www.figarosensor.com/products/2600pdf.pdf
- [48] Resistive Gas Sensor AS-MLC Datasheet. [Online Available]: http://www.gassensor.ru/data/files/carbon\_monoxide/CO\_AK01.pdf
- [49] M. Bona, M. Borghetti, E. Sardini and M. Serpelloni, "Telemetric Technique for Passive Resistive Sensors Based on Impedance Real Part Measurement at Fixed Frequency", *IEEE Transactions on Instrumentation and Measurement*, vol. PP, no. 99, pp. 1-9, 2018.
- [50] E. Alnasser, "A Novel Fully Analog Null Instrument for Resistive Wheatstone Bridge With a Single Resistive Sensor", *IEEE Sensors J.*, vol. 18, no. 2, pp. 635-640, Jan. 2018.
- [51] X. Li and G. C. M. Meijer, "A Smart and Accurate Interface for Resistive Sensors", *IEEE Transactions on Instrumentation and Measurement*, vol. 50, no. 6, pp. 1648-1651, Dec. 2001.



**Paulina Mariana Maya Hernández** received the Ph. D. degree in Electronic Engineering from the National Institute for Astrophysics, Optics and Electronics (INAOE), Mexico, in 2016. Her research activity is focused on the design of analog IC and signal conditioning circuits to improve SNR in portable applications.



**Belén Calvo** received the B.Sc. degree in Physics in 1999 and the Ph.D. degree in Electronic Engineering in 2004, both from the University of Zaragoza, Spain. She is Senior Researcher at the Group of Electronic Design, Aragon Institute for Engineering Research (GDE-I3A) of the University of Zaragoza. Her research interests include analog and mixed-mode CMOS IC design, on-chip programmable

circuits, low-voltage low-power monolithic sensor interfaces and wideband front-end IC transceivers.



**María Teresa Sanz-Pascual** received the Ph.D. degree in Electronic Engineering from the University of Zaragoza, Spain, in 2004. She was a member of the Electronic Design Group at the Department of Electronic Engineering and Communications at the University of Zaragoza until 2008 and is currently a Full Researcher at the Electronics Department

of the National Institute for Astrophysics, Optics and Electronics (INAOE), Mexico. Her research interests include analog and mixed IC design, integrated sensor readouts and power conversion for energy harvesting.