Loading web-font TeX/Math/Italic
A 10-Gb/s CML I/O Circuit for Backplane Interconnection in 0.18--m CMOS Technology | IEEE Journals & Magazine | IEEE Xplore

A 10-Gb/s CML I/O Circuit for Backplane Interconnection in 0.18-\mum CMOS Technology


Abstract:

A 10-Gb/s current mode logic (CML) input/output (I/O) circuit for backplane interconnect is fabricated in 0.18-mu m 1P6M CMOS process. Comparing with conventional I/O cir...Show More

Abstract:

A 10-Gb/s current mode logic (CML) input/output (I/O) circuit for backplane interconnect is fabricated in 0.18-mu m 1P6M CMOS process. Comparing with conventional I/O circuit, this work consists of input equalizer, limiting amplifier with active-load inductive peaking, duty cycle correction and CML output buffer. To enhance circuit bandwidth for 10-GB/s operation, several techniques include active load inductive peaking and active feedback with current buffer in Cherry-Hooper topology. With these techniques, it reduces 30%-65% of the chip area comparing with on-chip inductor peaking method. This design also passes the interoperability test with switch fabric successfully. It provides 600- mVpp differential voltage swing in driving 50-Omega output loads, 40-dB input dynamic range, 40-dB voltage gain, and 8-mV input sensitivity. The total power consumption is only 85 mW in 1.8-V supply and the chip feature die size is 700 mum times 400 mum.
Page(s): 688 - 696
Date of Publication: 14 April 2009

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.