Loading [a11y]/accessibility-menu.js
On Reducing Test Power and Test Volume by Selective Pattern Compression Schemes | IEEE Journals & Magazine | IEEE Xplore

On Reducing Test Power and Test Volume by Selective Pattern Compression Schemes


Abstract:

In modern chip designs, test strategies are becoming one of the most important issues due to the increase of the test cost, among them we focus on the large test power di...Show More

Abstract:

In modern chip designs, test strategies are becoming one of the most important issues due to the increase of the test cost, among them we focus on the large test power dissipation and large test data volume. In this paper, we develop a methodology to suppress the test power to avoid chip failures caused by large test power, and our methodology is also effective in reducing the test data volume and shift-in power. The proposed schemes and techniques are based on the selective test pattern compression, they can reduce considerable shift-in power by skipping the switching signal passing through long scan chains. The experimental results with ISCAS89 circuits demonstrate that our methodology can achieve significant improvement in the reduction of shift-in power and test data volume. Our approach also supports multiple scan chains.
Page(s): 1220 - 1224
Date of Publication: 01 September 2009

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.