Loading [a11y]/accessibility-menu.js
A 0.3PJ/Bit 112GB/S PAM4 1+0.5D TX-DFE Precoder and 8-Tap FFE in 14NM CMOS | IEEE Conference Publication | IEEE Xplore

A 0.3PJ/Bit 112GB/S PAM4 1+0.5D TX-DFE Precoder and 8-Tap FFE in 14NM CMOS


Abstract:

We present a digital implementation of a TX precoder/ equalizer that, similar to a Tomlinson-Harashima Precoder (THP), provides a decision feedback equalizer (DFE) functi...Show More

Abstract:

We present a digital implementation of a TX precoder/ equalizer that, similar to a Tomlinson-Harashima Precoder (THP), provides a decision feedback equalizer (DFE) function on the transmitter side. The TX-DFE avoids error propagation together with the complexity and power overhead of an RX-DFE. The I-tap precoder is implemented using a table-based digital FFE, which also shapes the channel pulse to a 1 +0.5D response and cancels pre-cursor inter-symbol interference (lSI). The combined precoder/8-tap FFE was implemented in 14nm FinFet CMOS, and was measured to operate at 112Gb/s consuming 0.3pJ/bit energy.
Date of Conference: 18-22 June 2018
Date Added to IEEE Xplore: 25 October 2018
ISBN Information:
Print on Demand(PoD) ISSN: 2158-5601
Conference Location: Honolulu, HI, USA

Contact IEEE to Subscribe

References

References is not available for this document.