Loading [a11y]/accessibility-menu.js
RAMSES-FT: a fault simulator for flash memory testing and diagnostics | IEEE Conference Publication | IEEE Xplore

RAMSES-FT: a fault simulator for flash memory testing and diagnostics


Abstract:

In this paper we present a fault simulator for flash memory testing and diagnostics, called RAMSES-FT. The fault simulator is designed for easy inclusion of new fault mod...Show More

Abstract:

In this paper we present a fault simulator for flash memory testing and diagnostics, called RAMSES-FT. The fault simulator is designed for easy inclusion of new fault models by adding their fault descriptors without modifying the simulation engine. The flash memory fault models are discussed, based on the failures defined in the IEEE 1005 Standard. Both the NOR-type and NAND-type flash memory architectures are covered. Our flash memory fault simulator uses a parallel simulation strategy to reduce the simulation time complexity from O(N/sup 3/) to O(N/sup 2/), where N is the number of cells. With the proposed scaling method for March tests, the simulation time complexity is further reduced to O(W/sup 2/), where W is the word width of the memory. The fault simulator supports March algorithms as well as single memory operations, covering most of the flash memory tests. With RAMSES-FT we have developed a diagnostic algorithm that can distinguish the target flash memory faults.
Date of Conference: 28 April 2002 - 02 May 2002
Date Added to IEEE Xplore: 07 August 2002
Print ISBN:0-7695-1570-3
Conference Location: Monterey, CA, USA

Contact IEEE to Subscribe

References

References is not available for this document.