# Design and Reliability Challenges in Nanometer Technologies Shekhar Borkar, Tanay Karnik, Vivek De Circuit Research, Intel Labs Hillsboro, OR 97124. (503) 712-2871, shekhar.y.borkar@intel.com #### **ABSTRACT** CMOS technology scaling is causing the channel lengths to be sub-wavelength of light. Parameter variation, caused by sub-wavelength lithography, will pose a major challenge for design and reliability of future high performance microprocessors in nanometer technologies. In this paper, we present the impact of these variations on processor functionality, predictability and reliability. We propose design and CAD solutions for variation tolerance. We conclude this paper with soft error rate scaling trends and soft error tolerant circuits for reliability enhancement. ## **Categories and Subject Descriptors** B.8.1 [Performance and Reliability]: reliability, testing and fault-tolerance. #### **General Terms** Circuits, Variability, Reliability, SEU, SER. # Keywords Low-power, variation tolerance, leakage tolerance, reliability, soft errors ### 1. INTRODUCTION CMOS technology scaling is causing the channel lengths to be sub-wavelength of light. Sub-wavelength lithography will worsen the parameter variation problem [1, 2]. It will be hard to control $3\sigma$ of the critical dimensions within 10%. In this paper, we describe the variation problem and its effect on functionality, predictability and reliability. Process variations are present within die as well as die to die. Variable device parameters – mainly drive current and subthreshold leakage current – are the major outcomes of process variation. These variations have systematic as well as random components. We present within die variation scaling trends of both types of components. These variations are static – they do not change over time. However, there is also a gradual degradation of device performance over the life span of a product due to stress. Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. *DAC 2004*, June 7–11, 2004, San Diego, California, USA. Copyright 2004 ACM 1-58113-828-8/04/0006...\$5.00. The impact of variations will lead to functional failures in a microprocessor. As technology scales, several billion transistors may be available on one chip, but as much as 10% of those may have $>6\sigma$ critical dimension variance. Therefore, SRAM cell stability will be a serious design challenge. Multiple SRAM bit failures due to parameter variations may cause functional failures. Future logic circuits may have their own failures also. Fully depleted SOI technologies, in any form, are introduced to reduce sub-threshold leakage, but they will incur the cost of increased variability. Variations are adversely affecting the reliability of prediction. We present the impact of reduced pipeline depths and increased number of critical paths on the reliability of frequency prediction. Multi- $V_t$ , technologies offer design parameters to maximize performance for minimum total power. However, they increase the number of critical paths by an order of magnitude, which causes an effective lower mean frequency. Optimal sizing to maximize target frequency and lower power has a reverse effect on achieved mean frequency. We propose solutions to reduce the impact of parameter variations and to achieve higher frequency bins. Freelance design and layout styles will be history; you will have to follow strict rules of device widths, interconnect pitches, lengths, spacings, etc. These dimensions will change from continuous to discrete. There may be a need for uniform layout styles, such as sea of gates or sea of transistors. There is a need for probabilistic or statistical design flows and tools. The design and CAD techniques need to work with bounded windows of performance and power. EDA community should have a serious focus on variation-tolerant libraries for synthesis and variability-driven tools. Soft error tolerance will remain a reliability challenge in the future microprocessor systems. Critical charge per node will reduce and the number of nodes per chip will increase with technology scaling. We conclude the paper by presenting our measured scaling trends in memories and sequential logic blocks. Supply voltages for on-chip memories will have a lower limit imposed by system soft error rate specification. We propose some design techniques that achieve significant soft error tolerance with no performance penalty and minimal power penalty. #### 2. REFERENCES - T. Karnik, S. Borkar, V. De, "Sub 90-nm Technologieschallenges and opportunities for CAD", *IEEE ICCAD*, pp. 203-206, Nov. 2002. - [2] S. Borkar, et al., "Parameter Variations and Impact on Circuits and Microarchitecture," ACM/IEEE DAC, pp. 338-342, June 2003.