Skip to main content

High-Level Power Analysis for Intellectual Property-Based Digital Systems

Buy Article:

$107.14 + tax (Refund Policy)

Power consumption in VLSI (Very Large Scale Integration) design is becoming a mainstream issue that cannot be neglected. Low power solution for SoC (System-on-Chip) flow gives designers a powerful methodology to analyze, estimate, and optimize today's increasing power concerns. In this paper, a new power macro-modeling technique at architectural level for the digital electronic systems is presented. This technique allows to estimate the power dissipation of intellectual property (IP) components to their statistical knowledge of the primary inputs/outputs. During power estimation procedure, the sequence of an input stream is generated by a genetic algorithm (GA) using input metrics and the macro-model function construct a set of functions that maps the input metrics of a macro-block to its output metrics. Then, a Monte Carlo zero-delay simulation is performed for register transfer level (RTL) and the power dissipation is predicted by a macro-model function. The most important contribution of the method is that it allows fast power estimation of IP-based design by a simple addition of individual power consumption. This makes the power modeling of SoCs an easy task that permits evaluation of power features at the architectural level. In order to evaluate our model, we have constructed IP-based digital systems using different IP macro-blocks. In experiments with individual IP macro-block the average error is 1–2% and for an entire IP-based system with interconnects and glitches the error is measured from 9–15%.

Keywords: DIGITAL SYSTEM; GENETIC ALGORITHM; INTELLECTUAL PROPERTY; LOOK-UP TABLE; MONTE CARLO SIMULATION; POWER ESTIMATION; POWER MACRO-MODELING; RTL

Document Type: Research Article

Publication date: 01 December 2013

More about this publication?
  • The electronic systems that can operate with very low power are of great technological interest. The growing research activity in the field of low power electronics requires a forum for rapid dissemination of important results: Journal of Low Power Electronics (JOLPE) is that international forum which offers scientists and engineers timely, peer-reviewed research in this field.
  • Editorial Board
  • Information for Authors
  • Subscribe to this Title
  • Terms & Conditions
  • Ingenta Connect is not responsible for the content or availability of external websites
  • Access Key
  • Free content
  • Partial Free content
  • New content
  • Open access content
  • Partial Open access content
  • Subscribed content
  • Partial Subscribed content
  • Free trial content