IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
Novel 1T DRAM Cell for Low-Voltage Operation and Long Data Retention Time
Woojun LEEKwangsoo KIMWoo Young CHOI
Author information
JOURNAL RESTRICTED ACCESS

2011 Volume E94.C Issue 1 Pages 110-115

Details
Abstract

A novel one-transistor dynamic random access memory (1T DRAM) cell has been proposed for a low-voltage operation and longer data retention time. The proposed 1T DRAM cell has three features compared with a conventional 1T DRAM cell: low body doping concentration, a recessed gate structure, and a P+ poly-Si gate. Simulation results show that the proposed 1T DRAM cell has < 1-ns program time and > 100-ms data retention time under the condition of sub-1-V operating voltage.

Content from these authors
© 2011 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top