IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
New Multiple-Times Programmable CMOS ROM Cell
In-Young CHUNGSeong Yeol JEONGSung Min SEOMyungjin LEETaesu JANGSeon-Yong CHAYoung June PARK
Author information
JOURNAL RESTRICTED ACCESS

2012 Volume E95.C Issue 6 Pages 1098-1103

Details
Abstract

New concept of CMOS nonvolatile memory is presented with demonstration of cell implementations. The memory cell, which is a comparator basically, makes use of comparator offset for storage quantity and the FN stress phenomena for cell programming. We also propose the stress-packet operation which is the relevant programming method to finely control the offset of the memory cell. The memory cell is multiple-time programmable while it is implemented in a standard CMOS process. We fabricated the memory cell arrays of the latch comparator and demonstrated that it is rewritten several times. We also investigated the reliability of cell data retention by monitoring programmed offsets for several months.

Content from these authors
© 2012 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top