IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Special Section on Solid-State Circuit Design - Architecture, Circuit, Device and Design Methodology
Ultra High Speed Modified Booth Encoding Architecture for High Speed Parallel Accumulations
Amir FATHISarkis AZIZIANKhayrollah HADIDIAbdollah KHOEI
Author information
JOURNAL RESTRICTED ACCESS

2012 Volume E95.C Issue 4 Pages 706-709

Details
Abstract

This paper presents design of a novel high speed booth encoder-decoder in a 0.35µm CMOS technology. Focusing on transistor level implementation of the new architecture and employing newly designed truth table, the gate level delay of the whole system is reduced to one logic gate plus one transistor delay which is the main advantage of the proposed circuit. Simulation results indicate high speed performance of the designed circuit and depict low power dissipation feature of implemented architecture which makes this work suitable for extensive use in high speed arithmetic blocks.

Content from these authors
© 2012 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top