# LETTER Waffle: A New Photonic Plasmonic Router for Optical Network on Chip

Chao TANG<sup>†</sup>, Nonmember, Huaxi GU<sup>†a)</sup>, Member, and Kun WANG<sup>††</sup>, Nonmember

**SUMMARY** Optical interconnect is a promising candidate for network on chip. As the key element in the network on chip, the routers greatly affect the performance of the whole system. In this letter, we proposed a new router architecture, Waffle, based on compact  $2\times 2$  hybrid photonicplasmonic switching elements. Also, an optimized architecture, Waffle-XY, was designed for the network employed XY routing algorithm. Both Waffle and Waffle-XY are strictly non-blocking architectures and can be employed in the popular mesh-like networks. Theoretical analysis illustrated that Waffle and Waffle-XY possessed a better performance compared with several representative routers.

key words: optical interconnect, router, network on chip

## 1. Introduction

Taking the superiorities of optical interconnect, Optical Network on Chip (ONoC) has been illustrated as a promising solution compared with metallic interconnection for gigascale multiprocessor system on chip (MPSoC) owing to its large channel capacity, high data transfer rate and radically low energy consumption [1]. As an essential element in ONoC, optical router [2] possesses the basic function of directing the optical signals.

However, the majority of optical routers that have been proposed are based on micro resonators. The micro resonators can be switched between on and off states enabling the routers to guiding optical signals via heating [3] or adding bias voltage [4] to change the resonating wavelengths. Both two operating methods have certain drawbacks. The approach of adding bias voltage cannot provide broad variation in wavelength to deal with the limitation of fabrication and utilizing heater will reduce the switching speed from picoseconds to microseconds [3], [4]. Moreover, the micro resonators are thermal sensitive, which may spoil the performance and reliability of ONoC [5].

To avoid the intrinsic imperfections of micro resonators, Sun *et al.* proposed a new optical non-resonate switch element, namely hybrid photonic-plasmonic switch (HPPS) [6], which also supports broadband communication for WDM application. Appling this switch into optical routers will fundamentally improve the performance of ONoC. In this letter, we proposed Waffle, the 5×5 pho-

<sup>††</sup>The author is with School of Computer Science and Technology, Xidian University, Xi'an, 710071, China.

a) E-mail: hxgu@xidian.edu.cn

DOI: 10.1587/transinf.2018EDL8085

tonic router with hybrid photonic-plasmonic switch for optical network on chip. Some optimizations were done for networks using XY routing algorithms and the architectures were evaluated.

## 2. Waffle Router

#### 2.1 Router Architecture

The router architecture is named as Waffle (Fig. 1(a)) because of its appearance's similarity with Waffle pancake and this router is based on hybrid photonic-plasmonic switch. As shown in Fig. 1(b), the switch has three components, including two bus waveguides and one switching material. Through controlling the bias voltage added on the indextunable active layer (ITO layer) with a control unit, the carrier concentration in the ITO layer will be changed and the switch will be shifted between the CROSS state and the BAR state. If the bias voltage equals to 0, the switch will be in CROSS state. In this state, optical signals will travel through the switching material to the waveguides on the other side. When suitable bias voltage is added, the switch will be in BAR state and the optical signals will travel from one input port to the output port on the same waveguide.

Waffle has 25 switching elements lied in  $5 \times 5$  array and 18 waveguides. Each of the five ports, North, South, West, East and Local respectively, includes one input port and one output port. The switching elements are numbered from 1 to 25 as shown in Fig. 1(a). If the sequence number of the switch element is odd, it will be in the northeast direction, or it will be in the northwest direction. In this way, the internal paths will only be vertical or horizontal, which makes the router space-saving and symmetrical. Additionally, ten



**Fig.1** (a) Waffle optical router architecture. (b) Hybrid photonicplasmonic switch. (c) Waffle-XY optical router architecture

Copyright © 2018 The Institute of Electronics, Information and Communication Engineers

Manuscript received April 18, 2018.

Manuscript publicized May 29, 2018.

<sup>&</sup>lt;sup>†</sup>The authors are with State Key Laboratory of Integrated Service Networks, Xidian University, Xi'an, 710071, China.

ports are separated to four sides of the router rather than gathering the input ports and output ports to the West and South, so that the number of waveguide crossing will be reduced.

Taking a birds-eyes view of the router's architecture, all the 25 switch elements and waveguides compose 10 internal paths, i.e. 5 input paths and 5 output paths. Each input path has 5 crossings with 5 output paths separately. Each crossing has one switch element to control the direction of optical signals. There are only two waveguide crossings in the whole architecture, i.e. from port 4 and port 5 and from port 8 and port 9. The communication between arbitrary input ports and output ports will only need one switching element in BAR state, which contributes to save the communication energy cost.

XY routing algorithm is a popular routing algorithm for 2D mesh-like topologies because of its live lock and deadlock freedom as well as its simplicity [7]. XY routing algorithm requires each packet to be sent along the horizontal axis of the topology first until it reaches the destination column. Then, the packet will propagate along the vertical axis to the destination node. Turns from Y dimension to X dimension are forbidden. Therefore, the router architecture can be further simplified. The switching elements at certain positions are eliminated and replaced with crossings, leading to an optimized architecture, Waffle-XY, as illustrated in Fig. 1(c).

## 2.2 Operation Rules and Non-Blocking Feature Analysis

Waffle is a strict non-blocking router architecture. When one input port is communicating with another output port, the connection will take two internal paths, one belongs to the input port and the other belongs to the output port. The switching element at the crossing of the two optical paths needs to be in the BAR state and the other switches along the two optical paths will be in the CROSS state. The operation rule of routing the signals is illustrated in Table 1. Assume that an optical signal is injected through input port  $I_m$  and sent to output port  $O_n$ .

An informal proof is given for the non-blocking character of this structure. First thing needs to be illustrated is that two independent communication connections (i.e.  $I_m \rightarrow O_n$  and  $I_{m'} \rightarrow O_{n'}$  where  $m \neq m'$  and  $n \neq n'$ ) do not share any internal path. According to the operating principle, it can be observed that each internal path corresponds to one port and each possible communication connection is made up by one unique combination of two optical paths connected to the

 Table 1
 Operation principle

| Internal Paths                   | HPPS State | Switching Element Number                                                                                                                 |  |  |  |
|----------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| I <sub>m</sub> to O <sub>n</sub> | CROSS      | $\begin{cases} m + (i-1) \times 5 & (i \in \{1,2,3,4,5\}, i \neq n) \\ j + (n-1) \times 5 & (j \in \{1,2,3,4,5\}, j \neq m) \end{cases}$ |  |  |  |
|                                  | BAR        | $m + (n-1) \times 5$                                                                                                                     |  |  |  |

input port and output port respectively. Therefore, any two independent communication links will not utilize the same internal path. Besides, as each combination of optical path possesses a unique crossing, the optical switch will be in BAR state will not interfere with other independent connections. Hence, Waffle is non-blocking.

For the Waffle-XY structure, the operating rules and non-blocking feature are still valid because the optimization does not change the position of internal path and critical switching elements.

## 3. Analysis and Comparison

#### 3.1 Insertion Loss Analysis

Insertion loss is an essential performance indicator for the optical routers. Higher losses will influence the power consumption and also limit the scalability of the optical network. The insertion loss (L) is expressed in decibel (dB). As illustrated in Eq. (1), it is calculated through summing up the losses introduced by components along the optical path, where bend represents for optical waveguide bends, crossing represents for optical waveguide crossings, BAR and CROSS represent for the loss of HPPS in two different states. Each of these parameters is assumed to be 0.005 dB [8], 0.04 dB [9], 0.4 dB and 2.1 dB [6] respectively.

$$L_{insert} = \sum L_{bend} + \sum L_{crossing} + \sum L_{BAR} + \sum L_{CROSS}$$
(1)

The results are shown in Fig. 2, in which the loss of each possible optical link is represented as a point in the graph and the values are marked near the corresponding points in the unit of decibel. The loss of each internal path is mainly determined by the number of CROSS-state HPPS it contains. In the Waffle router structure, the worst case is happened at the internal path from input port 4 to output port 3, where the optical signal will travel through eight CROSS-state HPPS and one BAR-state, resulting 5.49dB loss. Additionally, the average loss is the arithmetic mean of the loss values of every possible optical link. In the Waffle structure, the average loss is 3.7902dB.

Due to reduction of the switching elements, the losses of different internal paths have been cut down in various degree in the Waffle-XY. The average loss is 3.239 dB, which



Fig. 2 Insertion loss of Waffle and Waffle-XY

 Table 2
 Comparison result

| Project                 | A. Poon     | H. Jia              | X. Li                              | Е. Ү.       | S. Sun     | This Work           |
|-------------------------|-------------|---------------------|------------------------------------|-------------|------------|---------------------|
|                         | et al. [10] | et al. [11]         | et al. [12]                        | et al. [13] | et al. [6] | General/XY          |
| Switching               | MMR         | MMR                 | MZI                                | MZI         | HPPS       | HPPS                |
| Element                 |             |                     |                                    |             |            |                     |
| Element                 | 25          | 8                   | 10                                 | 20          | 8          | 25/16               |
| Number                  |             |                     |                                    |             |            |                     |
| Average                 | 0.57        | 16.5                | 2.4                                | 6.0         | 2.5        | 3.79/3.239          |
| Loss (dB)               |             |                     |                                    |             |            |                     |
| Maximum                 | 1           | 18.3                | 9.6                                | 8.4         | 3.2        | 5.49/4.245          |
| Loss (dB)               |             |                     |                                    |             |            |                     |
| Area (µm <sup>2</sup> ) | -           | $4.8 \times 10^{5}$ | $9.6 \times 10^{5}$                | -           | 200        | $8.4 \times 10^{3}$ |
| Switching               | 2×107       | 2×107               | 10 <sup>6</sup> /10 <sup>3</sup> * | -           | 100        | 100                 |
| Time (ps)               | 2×10        |                     |                                    |             |            |                     |
| Mesh-                   |             |                     |                                    |             |            |                     |
| Network                 | Yes         | No                  | No                                 | No          | No         | Yes                 |
| Compatible              |             |                     |                                    |             |            |                     |

\* This device supports both thermal (slow) and electrical (fast) turning.

is approximately 15% lower than general Waffle structure. And the worst case is the connection between  $I_1$  and  $O_4$ , nearly 23% smaller than that of ordinary Waffle router and yielding 4.245 dB.

## 3.2 Comparison among Different Routers

In this section, some popular  $5\times5$  routers based on different switching elements, micro-ring resonator (MMR), Mach-Zehnder interferometer (MZI) and hybrid photonic-plasmonic switch, will be discussed.

The HPPS possesses the advantages of fast switching time (5.1 ps) and the compact size ( $8.9 \,\mu m \times 1.4 \,\mu m$ ), which is smaller than MMR and MZI. These features contribute to the Waffle's better comprehensive performance. Additionally, the Waffle structure makes up the drawbacks of the structure proposed in [6], which is incompatible with mesh or tours network.

The details for comparison of these routers are summarized in Table 2.

## 4. Conclusion

In this letter, we proposed Waffle, a five-port non-blocking router based on a new switching element called hybrid photonic-plasmonic switch, and customized this structure for XY routing algorithm. The insertion loss was analyzed, and the comparison of different routers shows the new routers possess better comprehensive performance. In our future work, we will further optimize the routers with HPPS and analyze their performances in network level.

## Acknowledgments

This work was supported by the National Nature Science Foundation of China (No. 61634004), the Fundamental Research Funds for the Central Universities Grant (No. JB170107 and No. JB180309), the key research and development plan of Shaanxi province (No. 2017ZDCXL-GY-05-01), and the General Armament Department and Ministry of Education United Fund under Grant (No. 6141A0224-003).

#### References

- A.D.A. Cisse, M. Koibuchi, M. Yoshimi, H. Irie, and T. Yoshinaga, "A Fully Optical Ring Network-on-Chip with Static and Dynamic Wavelength Allocation," IEICE Trans. Inf. & Syst., vol.E96-D, no.12, pp.2545–2554, 2013. DOI: 10.1587/transinf.e96.d.2545.
- [2] J.H. Lee, J.-C. Yoo, and T.H. Han, "System-Level Design Framework for Insertion-Loss-Minimized Optical Network-on-Chip Router Architectures," J. Lightw. Technol., vol.32, no.18, pp.3161– 3174, Sept. 2014. DOI: 10.1109/jlt.2014.2336234.
- [3] N. Sherwood-Droz, H. Wang, L. Chen, B.G. Lee, A. Biberman, K. Bergman, and M. Lipson, "Optical 4×4 hitless Silicon router for optical Networks-on-Chip (NoC): erratum," Optics Express, vol.16, no.23, p.19395, Nov. 2008. DOI: 10.1364/oe.16.019395.
- [4] Q. Xu, B. Schmidt, S. Pradhan, and M. Lipson, "Micrometre-scale silicon electro-optic modulator," Nature, vol.435, no.7040, pp.325– 327, May 2005. DOI: 10.1038/nature03569.
- [5] Z. Li, M. Mohamed, X. Chen, E. Dudley, K. Meng, L. Shang, A.R. Mickelson, R. Joseph, M. Vachharajani, B. Schwartz, and Y. Sun, "Reliability Modeling and Management of Nanophotonic On-Chip Networks," IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol.20, no.1, pp.98–111, Jan. 2012. DOI: 10.1109/tvlsi.2010.2089072.
- [6] S. Sun, V.K. Narayana, I. Sarpkaya, J. Crandall, R.A. Soref, H. Dalir, T. El-Ghazawi, and V.J. Sorger, "Hybrid Photonic-Plasmonic Nonblocking Broadband 5 × 5 Router for Optical Networks," IEEE Photon. J., vol.10, no.2, pp.1–12, April 2018. DOI: 10.1109/jphot.2017.2766087.
- [7] H. Gu, J. Xu, and Z. Wang, "ODOR: a microresonator-based highperformance low-cost router for optical networks-on-chip," Proc. 6th IEEE/ACM/IFIP international conference on Hardware/Software codesign and system synthesis - CODES/ISSS '08, pp.203–208, 2008. DOI: 10.1145/1450135.1450181.
- [8] F. Xia, L. Sekaric, and Y. Vlasov, "Ultracompact optical buffers on a silicon chip," Nature Photonics, vol.1, no.1, pp.65–71, Jan. 2007. DOI: 10.1038/nphoton.2006.42.
- [9] W. Ding, D. Tang, Y. Liu, L. Chen, and X. Sun, "Compact and low crosstalk waveguide crossing using impedance matched metamaterial," Appl. Phys. Lett., vol.96, no.11, p.111114, March 2010. DOI: 10.1063/1.3364145.
- [10] A.W. Poon, F. Xu, and X. Luo, "Cascaded active silicon microresonator array cross-connect circuits for WDM networks-on-chip," Silicon Photonics III, Feb. 2008. DOI: 10.1117/12.765090.
- [11] H. Jia, Y. Zhao, L. Zhang, Q. Chen, J. Ding, X. Fu, and L. Yang, "5port optical router based on Si microring optical switches for photonic networks-on-chip," IEEE Photon. Technol. Lett., vol.28, no.9, pp.947–950, 2016. DOI: 10.1109/lpt.2016.2518869.
- [12] X. Li, X. Xiao, H. Xu, Z. Li, T. Chu, J. Yu, and Y. Yu, "Mach-Zehnder-based five-port silicon router for optical interconnects," Optics Letters, vol.38, no.10, pp.1703–1705, May 2013. DOI: 10.1364/ol.38.001703.
- [13] E. Yaghoubi and M. Reshadi, "Five-port optical router design based on Mach-Zehnder switches for photonic networks-on-chip," J. Advances in Computer Research, vol.7, no.3, pp.47–53, 2016.