

# A fully integrated pulse width modulator for Class-S power amplifiers

## Bonghyuk Park<sup>a)</sup>, Jaeho Jung, and Kwangchun Lee

Electronics and Telecommunications Research Institute, 138 Gajeongno, Yuseong-gu, Daejeon, 305–700, Korea a) bhpark@etri.re.kr

**Abstract:** A fully integrated pulsewidth modulator for Class-S power amplifiers is presented. It consists of a triangular signal generator, a comparator and output buffer. The HBT BiCMOS design of PWM circuit is applied to the LTE frequency range, which converts digitally modulated 955 MHz RF carrier with 2.87 GHz sampling clock. This PWM shows an EVM 6.6%, a differential output voltage swing 1.35 Vp-p with 62.7 mA dissipating at 3.3 V power supply.

**Keywords:** pulse width modulator, Class-S, power amplifier, PAPR **Classification:** Integrated circuits

#### References

LETTER

- T. Hung, J. Rode, L. E. Larson, and P. M. Asbeck, "H-Bridge Class-D Power Amplifiers for Digital Pulse Modulation Transmitters," *IEEE MTT-S International Microwave Symposium Digest*, pp. 1091–1094, May 2007.
- [2] A. Wentzel, C. Meliani, and W. Heinrich, "RF Class-S Power Amplifers: State-of-Art Results and Potential," *IEEE MTT-S International Microwave Symposium Digest*, pp. 812–815, May 2010.
- [3] M. Nielsen and T. Larsen, "A 2-GHz GaAs HBT RF Pulsewidth Modulator," *IEEE Trans. Microw. Theory Tech.*, vol. 56, no. 2, pp. 300– 304, Feb. 2008.
- [4] H. Kim, J. Kim, J. Kim, H. Wang, and I. Lee, "RF Band-Pass Sampling Frontend for Multiband Access CR/SDR Receiver," *ETRI J.*, vol. 32, no. 2, pp. 214–221, April 2010.
- [5] Y.-G. Kim, M.-H. Cho, B. C. Kim, and J.-K. Kwon, "A Hybrid Audio ΔΣ Modulator with dB-Linear Gain Control Function," *ETRI J.*, vol. 33, no. 6, pp. 897–903, Dec. 2011.
- [6] "Technical Specification Group Radio Access Network; Base Station radio transmission and reception," 3GPP TS 36.104 V8.4.0, Dec. 2008.

## **1** Introduction

Recently, energy consumption of mobile telecommunication infrastructure has become a major concern, when introducing bandwidth-optimized modulation schemes with high peak-to-average power ratios (PAPRs). Therefore, the concepts for highly efficient power amplifiers (PAs) have





become the subject of intensive research [1]. One of candidates for implementing high efficiency transmitter is Class-S amplifier [2]. Pulsewidth modulator (PWM) and Delta-sigma modulator (DSM) are crucial for converting non-constant envelope signal to bi-level digital signal in Class-S concept [3, 4, 5].

## 2 Circuit design

The PWM is composed of two main functional blocks; a triangle signal generator and a comparator. The schematic of signal generator without biasing circuit is shown in Fig. 1.

Differential sinewave clock signals are injected through CLK, CLKB nodes of 300 mV peak at each node. The capacitor C1 converts the rectangular-shaped current as shown in Fig. 2 to triangle-shaping voltage



Fig. 1. Triangle signal generator









Fig. 3. Output waveform of triangle signal generator



Fig. 4. Comparator circuit



Fig. 5. Micrograph of full chip PWM





signal as (1)

$$v(t) = v(t_0) + \frac{1}{C1} \int_{t_0}^t i(t) dt$$
(1)

The direction of the charging current is alternately switched, so that the voltage across the capacitor rises and falls nearly linear with time, then 2nd







Fig. 6. Measured characteristics of PWM; (a) Timedomain characteristic, (b) Constellation of PWM, (c) Spectrum





stage differential amplifier generates the pure triangular signal. In contrast to the sawtooth reference signal, the triangular signal does not have steep falling edges, which save a considerable amount of bandwidth.

It is important to choose the capacitor C1 value because of making appropriate triangular shaped signal. Therefore, the characteristics of triangle signal generator are evaluated varying the value of C1. Fig. 3 shows the output simulation result of triangular circuit. The most suitable value of capacitor C1 is around 1 pF.

Comparator block compares the reference signal (triangular signal) with non-constant input signal. The circuit schematic of comparator is shown in Fig. 4, which makes the digitally pulse output at OP, ON nodes. The non-constant envelope RF signal is entered at node SIG\_IN and triangular reference signal is injected at node TRI\_IN. If the reference signal is larger than the RF signal then the output is "High" state and vice versa. Comparator is composed of 2-stage differential amplifier topology. It draws 16.5 mA current at 3.3 V supply.

## 3 Measurement results

The proposed PWM shown in Fig. 5 is fully integrated using  $0.25 \,\mu$ m SiGe BiCMOS technology, the total area is  $0.61 \times 0.5 \,\mathrm{mm^2}$ . As shown in Fig. 6a, the measured pulse shaping characteristic shows a  $674 \,\mathrm{mV}$  peak-to-peak swing in single-ended. The common-emitter differential amplifiers are used to enlarge the output voltage swing. In order to verify the adaptability of PWM as a Class-S Transmitter modulator a real down-link transmitting LTE signal with 10.5 dB PAPR is applied and constellation is measured. The signal is generated using matlab code and downloaded in signal generator then measured by vector signal analyzer. The measured result is shown in Fig 6b and error vector magnitude (EVM) is 6.6%. This EVM result satisfies the 8% of 64QAM LTE downlink specifications [6]. Fig. 6c shows the measured spectrum with 10 MHz long-term-evolution (LTE) signal. The adjacent channel power ratio (ACPR) is around 31 dBc. The measured performances of the PWM are summarized in Table I.

| Table I. Summary of | measured | PWM perfor | rmances |
|---------------------|----------|------------|---------|
|---------------------|----------|------------|---------|

| Parameter                           | Measurement results |  |
|-------------------------------------|---------------------|--|
| Technology                          | 0.25 um SiGe BiCMOS |  |
| Carrier frequency                   | 945-965 MHz         |  |
| Clock frequency                     | 2865 MHz            |  |
| Supply voltage                      | 3.3 V               |  |
| Power consumption includes buffer   | 207 mW              |  |
| Output voltage swing (differential) | 1.35 Vp-p           |  |
|                                     | 5.9 % @ 945 MHz     |  |
| EVM (64QAM LTE) @10.5dB PAPR        | 6.6 % @ 955 MHz     |  |
|                                     | 6.8 % @ 965 MHz     |  |

## 4 Conclusion

The design and measurement results of the PWM for Class-S power amplifiers, which is implemented in  $0.25 \,\mu\text{m}$  BiCMOS technology, are



presented. The lower clock rate than the 4 times of the carrier frequency can adapt the mobile downlink standard. Furthermore it makes alleviate the wideband burden of power amplifier.

### Acknowledgments

This work was supported by the IT R&D program of MKE/KEIT [10035173, Research on the Class-S base-station power amplifier technology for future mobile communications].

