IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
A 0.31pJ/Conversion-Step 12-Bit 100MS/s 0.13μm CMOS A/D Converter for 3G Communication Systems
Young-Ju KIMKyung-Hoon LEEMyung-Hwan LEESeung-Hoon LEE
Author information
JOURNAL RESTRICTED ACCESS

2009 Volume E92.C Issue 9 Pages 1194-1200

Details
Abstract

This work describes a 12-bit 100MS/s 0.13μm CMOS ADC for 3G wireless communication systems such as two-carrier W-CDMA applications. The proposed ADC employs a four-step pipeline architecture to optimize power consumption and chip area at the target resolution and sampling rate. Area-efficient gate-bootstrapped sampling switches of the input SHA maintain high signal linearity over the Nyquist rate even at a 1.0V supply. The cascode compensation using a low-impedance feedback path in two-stage amplifiers of the SHA and MDACs achieves the required conversion speed and phase margin with less power consumption and area compared to the Miller compensation. A low-glitch dynamic latch in the sub-ranging flash ADCs reduces kickback noise referred to the input of comparator by isolating the pre-amplifier from the regeneration latch output. The proposed on-chip current and voltage references are based on triple negative TC circuits. The prototype ADC in a 0.13μm 1P8M CMOS technology demonstrates the measured DNL and INL within 0.38LSB and 0.96LSB at 12-bit, respectively. The ADC shows a maximum SNDR and SFDR of 64.5dB and 78.0dB at 100MS/s, respectively. The ADC with an active die area of 1.22mm2 consumes 42.0mW at 100MS/s and a 1.2V supply, corresponding to a figure-of-merit of 0.31pJ/conversion-step.

Content from these authors
© 2009 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top