IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
Design of Asynchronous Multi-Bit OTP Memory
Chul-Ho CHOIJae-Hyung LEETae-Hoon KIMOe-Yong SHIMYoon-Geum HWANGKwang-Seon AHNPan-Bong HAYoung-Hee KIM
Author information
JOURNAL RESTRICTED ACCESS

2009 Volume E92.C Issue 1 Pages 173-177

Details
Abstract

We designed an asynchronous multi-bit one-time-programmable (OTP) memory which is useful for micro control units (MCUs) of general mobile devices, automobile appliances, power ICs, display ICs, and CMOS image sensors. A conventional OTP cell consists of an access transistor, a NMOS capacitor as antifuse, and a gate-grounded NMOS diode for electrostatic discharge (ESD) protection to store a single bit per cell. On the contrary, a newly proposed OTP cell consists of a PMOS program transistor, a NMOS read transistor, n NMOS capacitors as antifuses, and n NMOS switches selecting antifuse to store n bits per cell. We used logic supply voltage VDD (=1.5V) and an external program voltage VPPE (=8.5V). Also, we simplified the sens amplifier circuit by using the sense amplifier of clocked inverter type [3] instead of the conventional current sens amplifier [2]. The asynchronous multi-bit OTP of 128bytes is designed with Magnachip 0.13µm CMOS process. The layout area is 229.52× 495.78µm2.

Content from these authors
© 2009 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top