IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
Cascaded Time Difference Amplifier with Differential Logic Delay Cell
Shingo MANDAIToru NAKURATetsuya IIZUKAMakoto IKEDAKunihiro ASADA
Author information
JOURNAL RESTRICTED ACCESS

2011 Volume E94.C Issue 4 Pages 654-662

Details
Abstract

We introduce a 16x cascaded time difference amplifier (TDA) using a differential logic delay cell with 0.18µm CMOS process. By employing the differential logic delay cell in the delay chain instead of the CMOS logic delay cell, less than 8% TD gain offset with ±150ps input range is achieved. The input referred standard deviation of the output time difference error is 2.7ps and the input referred is improved by 17% compared with that of the previous TDA using the CMOS logic delay cell.

Content from these authors
© 2011 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top