IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
Design of 65nm Sub-Threshold SRAM Using the Bitline Leakage Prediction Scheme and the Non-trimmed Sense Amplifier
Jinn-Shyan WANGPei-Yao CHANGChi-Chang LIN
Author information
JOURNAL RESTRICTED ACCESS

2012 Volume E95.C Issue 1 Pages 172-175

Details
Abstract

In this paper we present a 0.25-1.0V, 0.1-200MHz, 256×32, 65nm SRAM macro. The main design techniques include a bitline leakage prediction scheme and a non-trimmed non-strobed sense amplifier to deal with process and runtime variations and data dependence.

Content from these authors
© 2012 The Institute of Electronics, Information and Communication Engineers
Previous article
feedback
Top