Skip to main content

Hardware design for self organizing feature maps with binary input vectors

  • Conference paper
  • First Online:
New Trends in Neural Computation (IWANN 1993)

Part of the book series: Lecture Notes in Computer Science ((LNCS,volume 686))

Included in the following conference series:

Abstract

A number of applications of self organizing feature maps require a powerful hardware. The algorithm of SOFMs contains multiplications, which need a large chip area for fast implementation in hardware. In this paper a resticted class of self organizing feature maps is investigated. Hardware aspects are the fundamental ideas for the restictions, so that the necessary chip area for each processor element in the map can be much smaller then before and more elements per chip can work in parallel. Binary input vectors, Manhatten Distance and a special treatment of the adaptation factor allow an efficient implementation. A hardware design using this algorithm is presented. VHDL simulations show a performance of 25600 MCPS (Million Connections Per Second) during the recall phase and 1500 MCUPS (Million Connections Updates Per Second) during the learning phase for a 50 by 50 map. A first standard cell layout containing 16 processor elements and full custom designs for the most important parts are presented.

This is a preview of subscription content, log in via an institution to check access.

Access this chapter

Institutional subscriptions

Preview

Unable to display preview. Download preview PDF.

Unable to display preview. Download preview PDF.

References

  1. T. Kohonen. Self-Organization and Associative Memory. Springer Verlag Heidelberg New York Tokio, 1984

    Google Scholar 

  2. D. Hammerstrom, N. Nguyen. An Implementation of Kohonen's Self-Organizing Map on the Adaptive Solutions Neurocomputer. Proceedings of Artificial Neural Networks 1991, pp. 715–720. North-Holland, 1991

    Google Scholar 

  3. V. Tryba. Selbstorganisierende Karten: Theorie, Anwendung und VLSI-Implementierung. (in German). Dissertation an der Universität Dortmund, Abteilung Elektrotechnik. 1992

    Google Scholar 

  4. U. Ramacher, U. Rückert, J.A. Nossek. Proceedings of the 2nd International Conference on Microelectronics for Neural Networks. Kyrill &Method Verlag, München, 1991

    Google Scholar 

Download references

Author information

Authors and Affiliations

Authors

Editor information

José Mira Joan Cabestany Alberto Prieto

Rights and permissions

Reprints and permissions

Copyright information

© 1993 Springer-Verlag Berlin Heidelberg

About this paper

Cite this paper

Rüping, S., Rückert, U., Goser, K. (1993). Hardware design for self organizing feature maps with binary input vectors. In: Mira, J., Cabestany, J., Prieto, A. (eds) New Trends in Neural Computation. IWANN 1993. Lecture Notes in Computer Science, vol 686. Springer, Berlin, Heidelberg. https://doi.org/10.1007/3-540-56798-4_193

Download citation

  • DOI: https://doi.org/10.1007/3-540-56798-4_193

  • Published:

  • Publisher Name: Springer, Berlin, Heidelberg

  • Print ISBN: 978-3-540-56798-1

  • Online ISBN: 978-3-540-47741-9

  • eBook Packages: Springer Book Archive

Publish with us

Policies and ethics