Abstract
This paper presents an FPGA implementation of a channelizer based on digital filter bank with 2048 channels for satellite communications. The proposed architecture was simulated in Simulink and implemented on a Kintex-7 FPGA. The design was tested with a Universal Software Radio Peripheral (USRP).
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Similar content being viewed by others
References
Mitola, J.: The software radio architecture. IEEE Commun. Mag. 33(5), 26–38 (1995)
Buracchini, E.: The software radio concept. IEEE Commun. Mag. 38(9), 138–143 (2000)
Krishna, P.M., Sameer Babu, T.P.: Polyphase channelizer demystified [Lecture Notes]. IEEE Signal Process. Mag. 33(1), 144–150 (2016)
Kala, S.: Design of a software defined radio receiver using FM channelizer—A case study. In: World Conference on Futuristic Trends in Research and Innovation for Social Welfare (Startup Conclave) IEEE (2016)
Cardarilli, G.C., Di Nunzio, L., Fazzolari, R., Re, M: Algorithm acceleration on LEON-2 processor using a reconfigurable bit manipulation unit. In: 8th IEEE Workshop on Intelligent Solutions in Embedded Systems (WISES 2010), pp. 6–11 (2010)
Cardarilli, G.C, Di Nunzio, L., Fazzolari, R., Re, M., Lee, R.B.: Butterfly and inverse butterfly nets integration on Altera NIOS-II embedded processor. In: Asilomar Conference on Signals, Systems and Computers, pp. 1279–1283 (2010)
Cardarilli, G.C, Di Nunzio, L., Fazzolari, R., Re, M., Lee, R.B.: Integration of butterfly and inverse butterfly nets in embedded processors: effects on power saving. In: Asilomar Conference on Signals, Systems and Computers, pp. 1457–1459 (2010)
Cardarilli, G.C., Di Nunzio, L., Fazzolari, R., Re, M.: TDES cryptography algorithm acceleration using a reconfigurable functional unit. In: 21st IEEE International Conference on Electronics, Circuits and Systems (ICECS 2014), art. no. 7050011, pp. 419–422
Cardarilli, G.C., Di Nunzio, L., Fazzolari, R., Re, M.: Fine-grain reconfigurable functional unit for embedded processors. In: Conference Record—Asilomar Conference on Signals, Systems and Computers, art. no. 6190048, pp. 488–492 (2011)
Cardarilli, G.C., Di Nunzio, L., Re, M.: A full-adder based reconfigurable architecture for fine grain applications: ADAPTO. In: Proceedings of the 15th IEEE International Conference on Electronics, Circuits and Systems (ICECS 2008), art. no. 4675099, pp. 1304–1307 (2008)
Cardarilli, G.C., Di Nunzio, L., Fazzolari, R., Pontarelli, S., Re, M., Salsano, A.: Implementation of the AES algorithm using a reconfigurable functional unit. In: Proceedings of the International Symposium on Signals, Circuits and Systems (ISSCS 2011), pp. 97–100 (2011)
Cardarilli, G.C., Di Nunzio, L., Fazzolari, R., Fereidountabar, A., Giuliani, F., Re, M., Simone, L.: Comparison of jamming excision methods for direct sequence/spread spectrum (DS/SS) modulated signal. J. Theor. Appl. Inform. Technol. 95(13) (2017)
Cappello, S., Cardarilli, G.C., Di Nunzio, L., Fazzolari, R., Re, M., Albicocco, P.: Flexible channel extractor for wideband systems based on polyphase filter bank. J. Theor. Appl. Inform. Technol.
Ettus, M.: Universal software radio peripheral. http://www.ettus.com
Ettus, M., Braun, M.: The universal software radio peripheral (usrp) family of low-cost sdrd. Opportunistic Spectrum Sharing and White Space Access: The Practical Reality, pp. 3–23 (2015)
Mitra, S.K., Kuo, Y.: Digital signal processing: a computer-based approach, Vol. 2. McGraw-Hill, New York (2006)
Cardarilli, G.C., Del Re, A., Nannarelli, A., Re, M.: Programmable power-of-two RNS scaler and its application to a QRNS polyphase filter. In: IEEE International Symposium on Circuits and Systems, art. no. 1464785, pp. 1102–1105 (2005)
Andersen, B.R.: Digital filter bank designs for satellite transponder payloads: implementation on VLSI circuits. In: 5th IEEE International Conference on Universal Personal Communications, Vol. 2. IEEE (1996)
Algnabi, Y.S., et al.: Novel architecture of pipeline Radix 2 2 SDF FFT Based on digit-slicing technique. In: 10th IEEE International Conference on Semiconductor Electronics (ICSE), 2012. IEEE (2012)
Author information
Authors and Affiliations
Corresponding authors
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2019 Springer International Publishing AG, part of Springer Nature
About this paper
Cite this paper
Acciarito, S., Giardino, D., Khanal, G.M., Re, M., Silvestri, F., Sergio, S. (2019). FPGA Implementation of a Channelizer with 2048 Channels Utilizing USRP-SDR Platform for Satellite Communications. In: De Gloria, A. (eds) Applications in Electronics Pervading Industry, Environment and Society. ApplePies 2017. Lecture Notes in Electrical Engineering, vol 512. Springer, Cham. https://doi.org/10.1007/978-3-319-93082-4_4
Download citation
DOI: https://doi.org/10.1007/978-3-319-93082-4_4
Published:
Publisher Name: Springer, Cham
Print ISBN: 978-3-319-93081-7
Online ISBN: 978-3-319-93082-4
eBook Packages: EngineeringEngineering (R0)