Abstract
BCH(Bose-Chaudhuri-Hoquenbhem) code, a type of block codes-cyclic codes, has very strong error-correcting ability which is vital for performing the error protection on the memory system. BCH code has many kinds of dual algorithms, PGZ(Pererson-Gorenstein-Zierler) algorithm out of them is advantageous in view of correcting the errors through the simple calculation in t value. However, this is problematic when this becomes 0 (divided by zero) in case ν ≠ t. In this paper, the circuit would be simplified by suggesting the multi-mode hardware architecture in preparation that v were 0~3. First, production cost would be less thanks to the smaller number of gates. Second, lessening power consumption could lengthen the recharging period. The very low cost and simple datapath make our design a good choice in small-footprint SoC(System on Chip) as ECC(Error Correction Code/Circuit) in memory system.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Preview
Unable to display preview. Download preview PDF.
References
Maiz, J., Hareland, S., Zhang, K., Armstrong, P.: Characterization of multi-bit soft error events in advanced SRAMs. In: International Electron Devices Meeting, IEDM 2003, 8-10, pp. 21.4.1 -21.4.4 (December 2003)
Andrea, B., Danilo, R., Michele, T., Cosimo, T.: Memory device with reduced power dissipation. U.S. Patent 6,061, 286, May 9 (2000)
hee, R., Young, M.: Error-correcting coding theory. McGraw-Hill, New York (1989)
Stevens, P.: Extension of the BCH decoding algorithm to decode binary cyclic codes up to their maximum error correction capacities. IEEE Transactions on Information Theory 34(5), 1332–1340 (1988)
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2010 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Seo, H., Han, S., Heo, Y., Cho, T. (2010). A Very Low Cost BCH Decoder for High Immunity of On-Chip Memories. In: Kim, Th., Yau, S.S., Gervasi, O., Kang, BH., Stoica, A., Ślęzak, D. (eds) Grid and Distributed Computing, Control and Automation. GDC CA 2010 2010. Communications in Computer and Information Science, vol 121. Springer, Berlin, Heidelberg. https://doi.org/10.1007/978-3-642-17625-8_24
Download citation
DOI: https://doi.org/10.1007/978-3-642-17625-8_24
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-642-17624-1
Online ISBN: 978-3-642-17625-8
eBook Packages: Computer ScienceComputer Science (R0)