Abstract
In this paper a circuit design technique to reduce dynamic power consumption of a new CMOS domino logic family called feedthrogh logic (FTL)is presented. The proposed modified circuit has very low dynamic power consumption compared to recently proposed circuit techniques for FTL logic styles. The proposed circuit is simulated using 0.18 μm, 1.8 V CMOS process technology. We compare an 8-bit ripple carry adder and a D-latch designed by both FTL and proposed FTL structure in terms of power consumption, average propagation delay and clock rate.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Similar content being viewed by others
References
Vangal, S., Hoskote, Y., Somasekhar, D., Erraguntla, V., Howard, J., Ruhl, G., Veeramachaneni, V., Finan, D., Mathew, S., Borkar, N.: A 5-GHz floating point multiply-accumulator in 90-nm dual VT CMOS. In: Proc. IEEE Int. Solid-State Circuits Conf., San Francisco, pp. 334–335 (2003)
Mathew, S., Anders, M., Bloechel, B., Nguyen, T., Krishnamurthy, R., Borkar, S.: A 4 GHz 300 mW64b integer execution ALU with dual supply voltages in 90nm CMOS. In: IEEE Int. Solid State Cir. Conf., pp. 162–163 (2004)
Rabaey, J.M., Chandrakasan, A., Nikolic, B.: Digital Integrated Circuits: A Design perspective, 2nd edn. Prentice-Hall, Upper saddle River (2002)
Navarro-Botello, V., Montiel-Nelson, J.A., Nooshabadi, S.: Analysis of high performance fast feed through logic families in CMOS. IEEE Trans. Cir. & Syst. II 54(6), 489–493 (2007)
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2012 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Sahoo, S.R., Mahapatra, K.K. (2012). Design of Combinational and Sequential Circuits Using Novel Feedthrough Logic. In: Rahaman, H., Chattopadhyay, S., Chattopadhyay, S. (eds) Progress in VLSI Design and Test. Lecture Notes in Computer Science, vol 7373. Springer, Berlin, Heidelberg. https://doi.org/10.1007/978-3-642-31494-0_46
Download citation
DOI: https://doi.org/10.1007/978-3-642-31494-0_46
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-642-31493-3
Online ISBN: 978-3-642-31494-0
eBook Packages: Computer ScienceComputer Science (R0)