Abstract
The increased usage of image and video compression in real-time applications has led to pressing need for efficient compression algorithms and dedicated hardware circuits. The aim of this proposed paper is to design an efficient adder compressor for approximated two-dimensional discrete cosine transform realization. This paper deals with enhancing the existing XOR-based adder compressor to a better XOR-XNOR-based architecture. The proposed compressors offer less delay, low power with the penalty of area. The proposed method provides less power consumption and offers high speed as compared to conventional design by 11.5% and 2%, respectively.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
References
Schiavon, T., Paim, G., Fonseca, M., Costa, E., Almeida, S.: Exploiting adder compressors for power-efficient 2-D approximate DCT realization. In: 7th Latin American Symposium on Circuits & Systems (LASCAS), pp. 383–386 (2016)
Bayer, F.M., Cintra, R.J.: Image compression via a fast DCT approximation. IEEE Latin Am. Trans. 8(6), 708–713 (2010)
Edirisuriya, A., Madanayake, A., Cintra, R.J., Bayer, F.M.: A multiplication-free digital architecture for 16 × 16 2-D DCT/DST transform for HEVC. In: 27th Convention of Electrical & Electronics Engineers in Israel (IEEEI), pp. 1–5 (2012)
Bayer, F.M., Cintra, R.J., Madanayake, A., Potluri, U.S.: Multiplier less approximate 4-point DCT VLSI architectures for transform block coding. Electron. Lett. 49(24), 1532–1534 (2013)
Potluri, U.S., Madanayake, A., Cintra, R.J., Bayer, F.M., Kulasekera, S., Edirisuriya, A.: Improved 8-point approximate DCT for image and video compression requiring only 14 additions. IEEE Trans. Circuits Syst. I: Regul. Pap. 61(6), 1727–1740 (2014)
Coutinho, V.D.A., Cintra, R.J., Bayer, F.M., Kulasekera, S., Madanayake, A.: Low-complexity pruned 8-point DCT approximations for image encoding. In: International Conference on Electronics, Communications and Computers (CONIELECOMP), pp. 1–7 (2015)
Madanayake, A., Cintra, R.J., Dimitrov, V., Bayer, F., Wahid, K.A., Kulasekera, S., Edirisuriya, A., Potluri, U., Madishetty, S., Rajapaksha, N.: Low-power VLSI architectures for DCT/DWT: precision vs approximation for HD video, biomedical, and smart antenna applications. IEEE Circuits Syst. Mag. 15(1), 25–47 (2015)
Marimuthu, R., Rezinold, Y.E., Mallick, P.S.: Design and analysis of multiplier using approximate 15-4 compressor. IEEE Access 5, 1027–1036 (2017)
Marimuthu, R., Mallick, P.S.: Design of efficient signed multiplier using compressors for FFT architecture. J. Eng. Sci. Technol. Rev. 10(2) (2017)
Tonfat, J., Reis, R.: Low power 3-2 and 4-2 adder compressors implemented using ASTRAN. In: Symposium on Third Latin American in Circuits and Systems (LASCAS), pp. 1–4 (2012)
Marimuthu, R., Bansal, D., Balamurugan, S., Mallick, P.S.: Design of 8-4 and 9-4 compressors for high speed multiplication. Am. J. Appl. Sci. 10(8), 893–900 (2013)
Agrawal, S., Harish, G., Balamurugan, S., Marimuthu, R.: Design of high speed 5:2 and 7:2 compressor using nanomagnetic logic. In: VDAT 2018 (in press)
Author information
Authors and Affiliations
Corresponding author
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2020 Springer Nature Singapore Pte Ltd.
About this paper
Cite this paper
Lahoti, R.R., Agarwal, S., Balamurugan, S., Marimuthu, R. (2020). Realization of 2-D DCT Using Adder Compressor. In: Das, K., Bansal, J., Deep, K., Nagar, A., Pathipooranam, P., Naidu, R. (eds) Soft Computing for Problem Solving. Advances in Intelligent Systems and Computing, vol 1057. Springer, Singapore. https://doi.org/10.1007/978-981-15-0184-5_49
Download citation
DOI: https://doi.org/10.1007/978-981-15-0184-5_49
Published:
Publisher Name: Springer, Singapore
Print ISBN: 978-981-15-0183-8
Online ISBN: 978-981-15-0184-5
eBook Packages: Intelligent Technologies and RoboticsIntelligent Technologies and Robotics (R0)