Abstract
The cost of Burn-In is a major concern for the testing of Automotive Systems-on-Chip (SoC). This paper highlights problematic aspects of a Burn-In flow and describes a two-layered adaptive technique that permits to optimize the stress application and strongly reduce BI test time. At the SoC level, the described methodology adaptively copes with FLASH erase time uncertainties; at the Automatic Test Equipment (ATE) level, the strategy relies on power monitors and tester intelligence. The paper reports experimental results on a SoC manufactured by STMicroelectronics; figures show an optimized usage of stress resources and demonstrates a reduction of 25% in the BI test time when using the proposed adaptive techniques.









Similar content being viewed by others
References
Aghaee N, Peng Z, Eles P (2014) An efficient temperature-gradient based burn-in technique for 3D stacked ICs, in Proc. design, automation and test in Europe conference and exhibition (DATE), 1–4
Appello D, Bernardi P, Cagliesi R, Giancarlini M, Grosso M (2008) An innovative and low-cost industrial flow for reliability characterization of SoCs, in Proc. 13th European test symposium, Verbania, 140-145
Appello D, Bernardi P, Giacopelli G, Motta A, Pagani A, Pollaccia G, Rabbi C, Restifo M, Ruberg P, Sanchez E, Villa CM, Venini F (2017) A comprehensive methodology for stress procedures evaluation and comparison for burn-in of automotive SoC, in proc. Design Automation & Test in Europe, 2017. Lausanne, 646-649
Appello D, Bernardi P, Bugeja C, Cantoro R, Pollaccia G, Restifo M, Sanchez E, Venini F (in press) An optimized test during burn-in for automotive SoC. in IEEE Design & Test of computers
Bahukudumbi S, Chakrabarty K, Kacprowicz R (2008) Test scheduling for wafer-level test-during-burn-in of Core-based SoCs, in Proc. design, automation and test in Europe, 1103–1106
Benso A, Bosio A, Carlo SD, Natale GD, Prinetto P. (2006) ATPG for dynamic burn-in test in full-scan circuits, in Proc. 15th Asian test symposium, Fukuoka, 75-82
Bernardi P. et al. (2017) A DMA and CACHE-based stress schema for burn-in of automotive microcontroller, in Proc. 18th IEEE Latin American test symposium (LATS), Bogota, 1-6
Birolini A (1999) Reliability engineering, theory and practice, SpringerVerlag, 3rd edition
Carulli JM, Anderson TJ (2006) The impact of multiple failure modes on estimating product field reliability. IEEE Des Test Comput 23(2):118–126
Fayrushin A, Kwang Soo S, Jong Hoon N, Sung Hoi H, Jung Dal C, Kinam K (2009) The new program/erase cycling degradation mechanism of NAND flash memory devices, in Proc. International Electron Devices Meeting (IEDM), Baltimore, MD, 1–4
Pouget J. et al. (2003) An efficient approach to SoC wrapper design, TAM configuration and test scheduling, in Proc. 8th IEEE European Test Workshop, 51-56
Sarson P, Schatzberger G, Leisenberger F (2017) Fast bit screening of automotive grade EEPROMs - continuous improvement exercise, IEEE Transactions on VLSI Systems 25(4):1250-1260
Silberschatz A, Galvin P, Gagne G. Operating system concepts, John Wiley & Sons. Inc
Zakaria MF, Kassim Z, Ooi MPL, Demidenko S (2006) Reducing burn-in time through high-voltage stress test and Weibull statistical analysis. IEEE Des Test Comput 23(2):88–98
Author information
Authors and Affiliations
Corresponding author
Additional information
Responsible Editor: S. Demidenko
Rights and permissions
About this article
Cite this article
Appello, D., Bernardi, P., Bugeja, C. et al. Adaptive Management Techniques for Optimized Burn-in of Safety-Critical SoC. J Electron Test 34, 43–52 (2018). https://doi.org/10.1007/s10836-018-5705-1
Received:
Accepted:
Published:
Issue Date:
DOI: https://doi.org/10.1007/s10836-018-5705-1