Abstract
Memory devices continue to be an irreplaceable part of most semiconductor circuits. This is expected to continue to rise in the coming years. Thus, there is a need to incorporate radiation hardness in all memory elements. There are numerous techniques to make a circuit immune to radiations at processing level, circuit level or design level. One of the most accepted methods of achieving resilience to radiations at design level is DICE (Dual Interlocked Storage Cell). The efficiency and range of operation of DICE structure can be improved through various factors. Sizing of transistors as well as pulse width and amplitude of striking pulse of radiation are key parameters in determining successful circuit operation. Effect of varying these parameters on the circuit operation is studied with the help of simulation results. The self restoring logic in the design has a certain threshold after which the circuit is unable to regain its original value.
Similar content being viewed by others
References
Tan, J., Büttgen, B., & Theuwissen, A. J. P. (2012). Analyzing the radiation degradation of 4-transistor deep submicron technology CMOS image sensors. IEEE Sensors J., 12(6), 2278–2286.
Do, E., Liberali, V., Stabile A., & Calligaro, C. (2009). Layout-oriented simulation of non-destructive single event effects in CMOS IC blocks. European Conference on Radiation and Its Effects on Components and Systems, 2009, 217–224. https://doi.org/10.1109/RADECS.2009.5994583.
Farjallah, E., Gherman, V., Armani, J., & Dilillo, L. (2018). Evaluation of the temperature influence on SEU vulnerability of DICE and 6T-SRAM cells. 13th International Conference on Design & Technology of Integrated Systems In Nanoscale Era (DTIS), 2018, 1–5. https://doi.org/10.1109/DTIS.2018.8368578.
Le Dinh Trang Dang et al. (2017). “We-Quatro: Radiation-hardened SRAM cell with parametric process variation tolerance”. IEEE Transactions on Nuclear Science, 64(9).
Kumar, H., & Tomar, V. K. (2021). A review on performance Evaluation of different Low Power SRAM cells in Nano-scale Era. Wireless Personal Communication, 117, 1959–1984.
Sayil, S. (2016). Soft error mechanisms, modelling and mitigation. NewYork: Springer International Publishing.
Trivedi, R., & Mehta, U. S. (2016). A survey of Radiation Hardening By Design (RHBD) Techniques for Electronic Systems for Space Application. International Journal of Electronics and Communication Engineering & Technology (IJECET), 7(1), 75–86.
Calligaro, C., & Gatti, U. (2018). Rad-Hard Semiconductor Memories. Denmark: River Publishers.
Wang, H. -B., Li, Y. -Q., Chen, L., Li, L. X., Liu, R., Baeg, S., Mahatme, N., Bhuva, B., Wen, S., Wong, R., & Fung. R. (2015). An SEU-tolerant DICE latch design with feedback transistors. IEEE Transactions on Nuclear Science, 62 (2015), 548–554.
Gambles, J. W., Maki, G. K., & Whitaker, S. R. (2008). Radiation hardening by design. International Journal of Electronics, 95(1), 11–26.
Pannu N., Prakash N. R. (2019). Effect of transistor sizing on SRAM cell design. International Journal of Electronics, Electrical and Computational System, 8(7).
Clark, L. T., Mohr, K. C., Holbert, K. E., Yao, X., Knudsen, J., & Shah, H. (2007). Optimizing radiation hard by design SRAM cells. IEEE Transactions on Nuclear Science, 54(6), 2028–2036.
Rajaei, R., Asgari, B., Tabandeh, M., & Fazeli, M. (2017). Single event multiple upset-tolerant SRAM cell designs for nano-scale CMOS technology. Turkish Journal of Electrical Engineering & Computer Sciences, 25, 1035–1047.
Lin, D., Xu, Y., Liu, X., Zhu, W., Dai, L., Zhang, M., Li, X., Xie, X., Jiang, J., Zhu, H., Zhang, Z., & Zou, S. (2018). A novel highly reliable and low-power radiation hardened SRAM bit-cell design. IEICE Electronics Express, 15(3), 1–8.
Verykios, T. D., Balsamo, D., & Merrett, G. V. (2019). Selective policies for efficient state retention in transiently-powered embedded systems: Exploiting properties of NVM technologies. Sustainable Computing: Informatics and Systems, Elsvier, 22, 167–178.
Hoang, T., Ross, J., Doyle, S., Rea, D., Chan, E., Neiderer, W., & Bumgarner, A. (2007). A radiation hardened 16-Mb SRAM for space applications. IEEE Aerospace Conference (2007): 1–6.
Gavaskar, K., Raghupathy, U. S., & Malini, V. (2019). Design of novel SRAM cell using Hybrid VLSI Techniques for Low Leakage and High Speed in Embedded memories. Wireless Personal Communications. https://doi.org/10.1007/s11277-019-06523-7
Funding
This research received no specific grant from any funding agency in the public, commercial, or not-for-profit sectors.
Author information
Authors and Affiliations
Contributions
Both the authors contributed to the study of this topic. The corresponding author is Neha Pannu and she prepared the first draft of the manuscript. Both of the authors read and approved the final manuscript.
Corresponding author
Ethics declarations
Conflicts of interest
The authors declare that they have no conflict of interest.
Additional information
Publisher's Note
Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.
Rights and permissions
About this article
Cite this article
Pannu, N., Prakash, N.R. Capability of DICE Circuit to Withstand Ionizing Radiations. Wireless Pers Commun 121, 2779–2787 (2021). https://doi.org/10.1007/s11277-021-08848-8
Accepted:
Published:
Issue Date:
DOI: https://doi.org/10.1007/s11277-021-08848-8