An FPGA Implementation of a Timing-Error Tolerant Discrete Cosine Transform (Abstract Only)
Abstract
Index Terms
- An FPGA Implementation of a Timing-Error Tolerant Discrete Cosine Transform (Abstract Only)
Recommendations
Rapid prototyping of field programmable gate array-based discrete cosine transform approximations
A method for the rapid design of field programmable gate array (FPGA)-based discrete cosine transform (DCT) approximations is presented that can be used to control the coding gain, mean square error (MSE), quantization noise, hardware cost, and power ...
Resource-efficient FPGA architecture and implementation of hough transform
Hough transform is widely used for detecting straight lines in an image, but it involves huge computations. For embedded application, field-programmable gate arrays are one of the most used hardware accelerators to achieve real-time implementation of ...
Design, optimisation and implementation of a DCT/IDCT-based image processing system on FPGA
In this paper, a Discrete Cosine Transform (DCT) and its inverse transform IDCT are designed and optimised for FPGA using the Xilinx VIVADO High-Level Synthesis (HLS) tool. The DCT and IDCT algorithms along with a filter logic written by C/C++ are ...
Comments
Information & Contributors
Information
Published In

- General Chair:
- George A. Constantinides,
- Program Chair:
- Deming Chen
Sponsors
Publisher
Association for Computing Machinery
New York, NY, United States
Publication History
Check for updates
Author Tags
Qualifiers
- Poster
Funding Sources
Conference
Acceptance Rates
Contributors
Other Metrics
Bibliometrics & Citations
Bibliometrics
Article Metrics
- 0Total Citations
- 0Total Downloads
- Downloads (Last 12 months)0
- Downloads (Last 6 weeks)0