A Hardware Implementation of a Unit for Geometric Algebra Operations With Parallel Memory Arrays (Abstract Only)
Abstract
Index Terms
- A Hardware Implementation of a Unit for Geometric Algebra Operations With Parallel Memory Arrays (Abstract Only)
Recommendations
A Reconfigurable Parallel Hardware Implementation of the Self-Tuning Regulator
The self-tuning regulator (STR) is a popular adaptive control algorithm. A high-performance computer is required for its implementation due to the heavy online computational burden. To extend STR for more real-time applications, a parallel hardware ...
Exploiting algorithmic-level memory parallelism in distributed logic-memory architecture through hardware-assisted dynamic graph (abstract only)
FPGA '13: Proceedings of the ACM/SIGDA international symposium on Field programmable gate arraysEmerging FPGA device, integrated with abundant RAM blocks and high-performance processor cores, offers an unprecedented opportunity to effectively implement single-chip distributed logic-memory (DLM) architectures. Being "memory-centric", the DLM ...
Double Conformal Geometric Algebra for Quadrics and Darboux Cyclides
CGI '16: Proceedings of the 33rd Computer Graphics InternationalWe introduce Clifford geometric algebra based multivector modeling of quartic and general quadric surfaces, Darboux cyclides, Dupin cyclies, tori and pairs of standard CGA objects. A computer visualization is briefly described.
Comments
Information & Contributors
Information
Published In

- General Chair:
- George A. Constantinides,
- Program Chair:
- Deming Chen
Sponsors
Publisher
Association for Computing Machinery
New York, NY, United States
Publication History
Check for updates
Author Tags
Qualifiers
- Poster
Conference
Acceptance Rates
Contributors
Other Metrics
Bibliometrics & Citations
Bibliometrics
Article Metrics
- 0Total Citations
- 0Total Downloads
- Downloads (Last 12 months)0
- Downloads (Last 6 weeks)0