skip to main content
10.1145/2744769.2744819acmconferencesArticle/Chapter ViewAbstractPublication PagesdacConference Proceedingsconference-collections
research-article

Design, packaging, and architectural policy co-optimization for DC power integrity in 3D DRAM

Published: 07 June 2015 Publication History

Abstract

3D DRAM is the next-generation memory system targeting high bandwidth, low power, and small form factor. This paper presents a cross-domain CAD/architectural platform that addresses DC power noise issues in 3D DRAM targeting stacked DDR3, Wide I/O, and hybrid memory cube technologies. Our design and analysis include both individual DRAM dies and a host logic die that communicates with them in the same stack. Moreover, our comprehensive solutions encompass all major factors in design, packaging, and architecture domains, including power delivery network wire sizing, redistribution layer routing, distributed, and dedicated TSV placement, die bonding style, backside wire bonding, and read policy optimization. We conduct regression analysis and optimization to obtain high quality solutions under noise, cost, and performance tradeoff. Compared with industry standard baseline designs and policies, our methods achieve up to 68.2% IR-drop reduction and 30.6% performance enhancement.

References

[1]
W. Beyene et al. Signal and power integrity analysis of a 256-GB/s double-sided IC package with a memory controller and 3D stacked DRAM. In Electronic Components and Technology Conference, pages 13--21, May 2013.
[2]
U. Kang et al. 8 Gb 3-D DDR3 DRAM Using Through-Silicon-Via Technology. Journal of Solid-State Circuits, 45(1):111--119, Jan 2010.
[3]
J.-S. Kim et al. A 1.2 V 12.8 GB/s 2 Gb Mobile Wide I/O DRAM With 4 x 128 I/Os Using TSV Based Stacking. Journal of Solid-State Circuits, 47(1):107--116, Jan 2012.
[4]
M. Shevgoor et al. Quantifying the Relationship Between the Power Delivery Network and Architectural Policies in a 3D-stacked Memory Device. In International Symposium on Microarchitecture, MICRO-46, pages 198--209, 2013.
[5]
Q. Wu and T. Zhang. Design Techniques to Facilitate Processor Power Delivery in 3-D Processor-DRAM Integrated Systems. Transactions on Very Large Scale Integration Systems, 19(9):1655--1666, Sept 2011.
[6]
X. Zhao, M. Scheuermann, and S. K. Lim. Analysis and Modeling of DC Current Crowding for TSV-Based 3-D Connections and Power Integrity. Transactions on Components, Packaging and Manufacturing Technology, 4(1):123--133, Jan 2014.

Cited By

View all
  • (2024)Optimal Model Partitioning with Low-Overhead Profiling on the PIM-based Platform for Deep Learning InferenceACM Transactions on Design Automation of Electronic Systems10.1145/362859929:2(1-22)Online publication date: 14-Feb-2024
  • (2022)pLUTo: Enabling Massively Parallel Computation in DRAM via Lookup Tables2022 55th IEEE/ACM International Symposium on Microarchitecture (MICRO)10.1109/MICRO56248.2022.00067(900-919)Online publication date: Oct-2022
  • (2022)Machine Learning Training on a Real Processing-in-Memory System2022 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)10.1109/ISVLSI54635.2022.00064(292-295)Online publication date: Jul-2022
  • Show More Cited By

Index Terms

  1. Design, packaging, and architectural policy co-optimization for DC power integrity in 3D DRAM

    Recommendations

    Comments

    Information & Contributors

    Information

    Published In

    cover image ACM Conferences
    DAC '15: Proceedings of the 52nd Annual Design Automation Conference
    June 2015
    1204 pages
    ISBN:9781450335201
    DOI:10.1145/2744769
    Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from [email protected]

    Sponsors

    Publisher

    Association for Computing Machinery

    New York, NY, United States

    Publication History

    Published: 07 June 2015

    Permissions

    Request permissions for this article.

    Check for updates

    Author Tags

    1. 3d DRAM
    2. IR drop
    3. architectural policy
    4. design
    5. packaging

    Qualifiers

    • Research-article

    Funding Sources

    Conference

    DAC '15
    Sponsor:
    DAC '15: The 52nd Annual Design Automation Conference 2015
    June 7 - 11, 2015
    California, San Francisco

    Acceptance Rates

    Overall Acceptance Rate 1,770 of 5,499 submissions, 32%

    Upcoming Conference

    DAC '25
    62nd ACM/IEEE Design Automation Conference
    June 22 - 26, 2025
    San Francisco , CA , USA

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)25
    • Downloads (Last 6 weeks)1
    Reflects downloads up to 05 Mar 2025

    Other Metrics

    Citations

    Cited By

    View all
    • (2024)Optimal Model Partitioning with Low-Overhead Profiling on the PIM-based Platform for Deep Learning InferenceACM Transactions on Design Automation of Electronic Systems10.1145/362859929:2(1-22)Online publication date: 14-Feb-2024
    • (2022)pLUTo: Enabling Massively Parallel Computation in DRAM via Lookup Tables2022 55th IEEE/ACM International Symposium on Microarchitecture (MICRO)10.1109/MICRO56248.2022.00067(900-919)Online publication date: Oct-2022
    • (2022)Machine Learning Training on a Real Processing-in-Memory System2022 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)10.1109/ISVLSI54635.2022.00064(292-295)Online publication date: Jul-2022
    • (2022)Benchmarking a New Paradigm: Experimental Analysis and Characterization of a Real Processing-in-Memory SystemIEEE Access10.1109/ACCESS.2022.317410110(52565-52608)Online publication date: 2022
    • (2017)Electromigration-Aware Local-Via Allocation in Power/Ground TSVs of 3-D ICsIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2017.271682125:10(2881-2892)Online publication date: Oct-2017

    View Options

    Login options

    View options

    PDF

    View or Download as a PDF file.

    PDF

    eReader

    View online with eReader.

    eReader

    Figures

    Tables

    Media

    Share

    Share

    Share this Publication link

    Share on social media